]> git.dujemihanovic.xyz Git - linux.git/commit
clk: rockchip: Set parent rate for DCLK_VOP clock on RK3228
authorJonas Karlman <jonas@kwiboo.se>
Sat, 15 Jun 2024 17:03:53 +0000 (17:03 +0000)
committerHeiko Stuebner <heiko@sntech.de>
Mon, 29 Jul 2024 19:02:03 +0000 (21:02 +0200)
commit1d34b9757523c1ad547bd6d040381f62d74a3189
tree712f7c30bfb315fc92c1a7b45c2ff201a9908b20
parent8400291e289ee6b2bf9779ff1c83a291501f017b
clk: rockchip: Set parent rate for DCLK_VOP clock on RK3228

Similar to DCLK_LCDC on RK3328, the DCLK_VOP on RK3228 is typically
parented by the hdmiphy clk and it is expected that the DCLK_VOP and
hdmiphy clk rate are kept in sync.

Use CLK_SET_RATE_PARENT and CLK_SET_RATE_NO_REPARENT flags, same as used
on RK3328, to make full use of all possible supported display modes.

Fixes: 0a9d4ac08ebc ("clk: rockchip: set the clock ids for RK3228 VOP")
Fixes: 307a2e9ac524 ("clk: rockchip: add clock controller for rk3228")
Signed-off-by: Jonas Karlman <jonas@kwiboo.se>
Link: https://lore.kernel.org/r/20240615170417.3134517-3-jonas@kwiboo.se
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
drivers/clk/rockchip/clk-rk3228.c