From: Aaron Williams Date: Thu, 7 Apr 2022 07:11:18 +0000 (+0200) Subject: mips: octeon: Add cvmx-helper-npi.c X-Git-Url: http://git.dujemihanovic.xyz/login.html?a=commitdiff_plain;h=046922ea785727414e4b45d5091c8b067ae52988;p=u-boot.git mips: octeon: Add cvmx-helper-npi.c Import cvmx-helper-npi.c from 2013 U-Boot. It will be used by the later added drivers to support networking on the MIPS Octeon II / III platforms. Signed-off-by: Aaron Williams Signed-off-by: Stefan Roese --- diff --git a/arch/mips/mach-octeon/cvmx-helper-npi.c b/arch/mips/mach-octeon/cvmx-helper-npi.c new file mode 100644 index 0000000000..92ee1a8021 --- /dev/null +++ b/arch/mips/mach-octeon/cvmx-helper-npi.c @@ -0,0 +1,137 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (C) 2018-2022 Marvell International Ltd. + * + * Functions for NPI initialization, configuration, + * and monitoring. + */ + +#include +#include +#include + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include +#include +#include + +#include +#include +#include + +static int cvmx_npi_num_pipes = -1; + +/** + * @INTERNAL + * Probe a NPI interface and determine the number of ports + * connected to it. The NPI interface should still be down + * after this call. + * + * @param interface to probe + * + * @return Number of ports on the interface. Zero to disable. + */ +int __cvmx_helper_npi_probe(int interface) +{ + if (OCTEON_IS_MODEL(OCTEON_CN68XX)) + return 32; + else if (OCTEON_IS_MODEL(OCTEON_CN73XX)) + return 128; + else if (OCTEON_IS_MODEL(OCTEON_CN78XX)) + return 64; + + return 0; +} + +/** + * @INTERNAL + * Bringup and enable a NPI interface. After this call packet + * I/O should be fully functional. This is called with IPD + * enabled but PKO disabled. + * + * @param xiface Interface to bring up + * + * @return Zero on success, negative on failure + */ +int __cvmx_helper_npi_enable(int xiface) +{ + struct cvmx_xiface xi = cvmx_helper_xiface_to_node_interface(xiface); + int interface = xi.interface; + int port; + int num_ports = cvmx_helper_ports_on_interface(interface); + + /* + * On CN50XX, CN52XX, and CN56XX we need to disable length + * checking so packet < 64 bytes and jumbo frames don't get + * errors. + */ + for (port = 0; port < num_ports; port++) { + union cvmx_pip_prt_cfgx port_cfg; + int ipd_port = + (octeon_has_feature(OCTEON_FEATURE_PKND)) ? + cvmx_helper_get_pknd(interface, port) : + cvmx_helper_get_ipd_port(interface, port); + if (octeon_has_feature(OCTEON_FEATURE_PKI)) { + unsigned int node = cvmx_get_node_num(); + + cvmx_pki_endis_l2_errs(node, ipd_port, 0, 0, 0); + + } else { + port_cfg.u64 = csr_rd(CVMX_PIP_PRT_CFGX(ipd_port)); + port_cfg.s.lenerr_en = 0; + port_cfg.s.maxerr_en = 0; + port_cfg.s.minerr_en = 0; + csr_wr(CVMX_PIP_PRT_CFGX(ipd_port), port_cfg.u64); + } + if (OCTEON_IS_MODEL(OCTEON_CN68XX)) { + /* Set up pknd and bpid */ + union cvmx_sli_portx_pkind config; + + config.u64 = csr_rd(CVMX_PEXP_SLI_PORTX_PKIND(port)); + config.s.bpkind = cvmx_helper_get_bpid(interface, port); + config.s.pkind = cvmx_helper_get_pknd(interface, port); + csr_wr(CVMX_PEXP_SLI_PORTX_PKIND(port), config.u64); + } + } + + if (OCTEON_IS_MODEL(OCTEON_CN68XX)) { + /* + * Set up pko pipes. + */ + union cvmx_sli_tx_pipe config; + + config.u64 = csr_rd(CVMX_PEXP_SLI_TX_PIPE); + config.s.base = __cvmx_pko_get_pipe(interface, 0); + config.s.nump = + cvmx_npi_num_pipes < 0 ? num_ports : cvmx_npi_num_pipes; + csr_wr(CVMX_PEXP_SLI_TX_PIPE, config.u64); + } + + /* Enables are controlled by the remote host, so nothing to do here */ + return 0; +}