]> git.dujemihanovic.xyz Git - u-boot.git/commitdiff
arm64: xilinx: dts: Add dma properties to fix dtbs_check warnings
authorShravya Kumbham <shravya.kumbham@xilinx.com>
Fri, 14 Jan 2022 11:44:06 +0000 (12:44 +0100)
committerMichal Simek <michal.simek@xilinx.com>
Wed, 19 Jan 2022 10:33:50 +0000 (11:33 +0100)
Update dma name and add #dma-cells properties to fix dtbs_check
warnings.

Signed-off-by: Shravya Kumbham <shravya.kumbham@xilinx.com>
Signed-off-by: Michal Simek <michal.simek@xilinx.com>
Link: https://lore.kernel.org/r/fedbf83fd5c682b4d61905d2cb790d33c2f079d6.1642160644.git.michal.simek@xilinx.com
arch/arm/dts/zynqmp.dtsi

index 1331cec36f34f868397921830cbf72f699fa0613..755a4ed2e5157c3517de0f2b8770a4b1c6d7d697 100644 (file)
                };
 
                /* GDMA */
-               fpd_dma_chan1: dma@fd500000 {
+               fpd_dma_chan1: dma-controller@fd500000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xfd500000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x14e8>;
                        power-domains = <&zynqmp_firmware PD_GDMA>;
+                       #dma-cells = <1>;
                };
 
-               fpd_dma_chan2: dma@fd510000 {
+               fpd_dma_chan2: dma-controller@fd510000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xfd510000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x14e9>;
                        power-domains = <&zynqmp_firmware PD_GDMA>;
+                       #dma-cells = <1>;
                };
 
-               fpd_dma_chan3: dma@fd520000 {
+               fpd_dma_chan3: dma-controller@fd520000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xfd520000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x14ea>;
                        power-domains = <&zynqmp_firmware PD_GDMA>;
+                       #dma-cells = <1>;
                };
 
-               fpd_dma_chan4: dma@fd530000 {
+               fpd_dma_chan4: dma-controller@fd530000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xfd530000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x14eb>;
                        power-domains = <&zynqmp_firmware PD_GDMA>;
+                       #dma-cells = <1>;
                };
 
-               fpd_dma_chan5: dma@fd540000 {
+               fpd_dma_chan5: dma-controller@fd540000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xfd540000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x14ec>;
                        power-domains = <&zynqmp_firmware PD_GDMA>;
+                       #dma-cells = <1>;
                };
 
-               fpd_dma_chan6: dma@fd550000 {
+               fpd_dma_chan6: dma-controller@fd550000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xfd550000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x14ed>;
                        power-domains = <&zynqmp_firmware PD_GDMA>;
+                       #dma-cells = <1>;
                };
 
-               fpd_dma_chan7: dma@fd560000 {
+               fpd_dma_chan7: dma-controller@fd560000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xfd560000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x14ee>;
                        power-domains = <&zynqmp_firmware PD_GDMA>;
+                       #dma-cells = <1>;
                };
 
-               fpd_dma_chan8: dma@fd570000 {
+               fpd_dma_chan8: dma-controller@fd570000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xfd570000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x14ef>;
                        power-domains = <&zynqmp_firmware PD_GDMA>;
+                       #dma-cells = <1>;
                };
 
                gic: interrupt-controller@f9010000 {
                 * These dma channels, Users should ensure that these dma
                 * Channels are allowed for non secure access.
                 */
-               lpd_dma_chan1: dma@ffa80000 {
+               lpd_dma_chan1: dma-controller@ffa80000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xffa80000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x868>;
                        power-domains = <&zynqmp_firmware PD_ADMA>;
+                       #dma-cells = <1>;
                };
 
-               lpd_dma_chan2: dma@ffa90000 {
+               lpd_dma_chan2: dma-controller@ffa90000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xffa90000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x869>;
                        power-domains = <&zynqmp_firmware PD_ADMA>;
+                       #dma-cells = <1>;
                };
 
-               lpd_dma_chan3: dma@ffaa0000 {
+               lpd_dma_chan3: dma-controller@ffaa0000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xffaa0000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x86a>;
                        power-domains = <&zynqmp_firmware PD_ADMA>;
+                       #dma-cells = <1>;
                };
 
-               lpd_dma_chan4: dma@ffab0000 {
+               lpd_dma_chan4: dma-controller@ffab0000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xffab0000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x86b>;
                        power-domains = <&zynqmp_firmware PD_ADMA>;
+                       #dma-cells = <1>;
                };
 
-               lpd_dma_chan5: dma@ffac0000 {
+               lpd_dma_chan5: dma-controller@ffac0000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xffac0000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x86c>;
                        power-domains = <&zynqmp_firmware PD_ADMA>;
+                       #dma-cells = <1>;
                };
 
-               lpd_dma_chan6: dma@ffad0000 {
+               lpd_dma_chan6: dma-controller@ffad0000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xffad0000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x86d>;
                        power-domains = <&zynqmp_firmware PD_ADMA>;
+                       #dma-cells = <1>;
                };
 
-               lpd_dma_chan7: dma@ffae0000 {
+               lpd_dma_chan7: dma-controller@ffae0000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xffae0000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x86e>;
                        power-domains = <&zynqmp_firmware PD_ADMA>;
+                       #dma-cells = <1>;
                };
 
-               lpd_dma_chan8: dma@ffaf0000 {
+               lpd_dma_chan8: dma-controller@ffaf0000 {
                        status = "disabled";
                        compatible = "xlnx,zynqmp-dma-1.0";
                        reg = <0x0 0xffaf0000 0x0 0x1000>;
                        #stream-id-cells = <1>;
                        iommus = <&smmu 0x86f>;
                        power-domains = <&zynqmp_firmware PD_ADMA>;
+                       #dma-cells = <1>;
                };
 
                mc: memory-controller@fd070000 {