]> git.dujemihanovic.xyz Git - u-boot.git/commitdiff
MIPS: mscc: ocelot: Add ethernet nodes for Ocelot
authorGregory CLEMENT <gregory.clement@bootlin.com>
Thu, 17 Jan 2019 16:07:12 +0000 (17:07 +0100)
committerDaniel Schwierzeck <daniel.schwierzeck@gmail.com>
Wed, 23 Jan 2019 17:25:43 +0000 (18:25 +0100)
Import Ethernet related nodes from Linux

Signed-off-by: Gregory CLEMENT <gregory.clement@bootlin.com>
arch/mips/dts/mscc,ocelot.dtsi
arch/mips/dts/ocelot_pcb123.dts

index 2592003103c0e432697ef08fd2aefd65b8f94c71..4f3fe356c45654fd9cda9fd5f8cc882649e44bd7 100644 (file)
                        status = "disabled";
                };
 
+               switch@1010000 {
+                       pinctrl-0 = <&miim1_pins>;
+                       pinctrl-names = "default";
+
+                       compatible = "mscc,vsc7514-switch";
+                       reg = <0x1010000 0x10000>, /* VTSS_TO_SYS */
+                             <0x1030000 0x10000>, /* VTSS_TO_REW */
+                             <0x1080000 0x100>, /* VTSS_TO_DEVCPU_QS */
+                             <0x10d0000 0x10000>, /* VTSS_TO_HSIO */
+                             <0x11e0000 0x100>, /* VTSS_TO_DEV_0 */
+                             <0x11f0000 0x100>, /* VTSS_TO_DEV_1 */
+                             <0x1200000 0x100>, /* VTSS_TO_DEV_2 */
+                             <0x1210000 0x100>, /* VTSS_TO_DEV_3 */
+                             <0x1220000 0x100>, /* VTSS_TO_DEV_4 */
+                             <0x1230000 0x100>, /* VTSS_TO_DEV_5 */
+                             <0x1240000 0x100>, /* VTSS_TO_DEV_6 */
+                             <0x1250000 0x100>, /* VTSS_TO_DEV_7 */
+                             <0x1260000 0x100>, /* VTSS_TO_DEV_8 */
+                             <0x1270000 0x100>, /* NA */
+                             <0x1280000 0x100>, /* NA */
+                             <0x1800000 0x80000>, /* VTSS_TO_QSYS */
+                             <0x1880000 0x10000>; /* VTSS_TO_ANA */
+                       reg-names = "sys", "rew", "qs", "hsio", "port0",
+                                   "port1", "port2", "port3", "port4", "port5",
+                                   "port6", "port7", "port8", "port9",
+                                   "port10", "qsys", "ana";
+                       interrupts = <21 22>;
+                       interrupt-names = "xtr", "inj";
+                       status = "okay";
+
+                       ethernet-ports {
+                               #address-cells = <1>;
+                               #size-cells = <0>;
+
+                               port0: port@0 {
+                                       reg = <0>;
+                               };
+                               port1: port@1 {
+                                       reg = <1>;
+                               };
+                               port2: port@2 {
+                                       reg = <2>;
+                               };
+                               port3: port@3 {
+                                       reg = <3>;
+                               };
+                               port4: port@4 {
+                                       reg = <4>;
+                               };
+                               port5: port@5 {
+                                       reg = <5>;
+                               };
+                               port6: port@6 {
+                                       reg = <6>;
+                               };
+                               port7: port@7 {
+                                       reg = <7>;
+                               };
+                               port8: port@8 {
+                                       reg = <8>;
+                               };
+                               port9: port@9 {
+                                       reg = <9>;
+                               };
+                               port10: port@10 {
+                                       reg = <10>;
+                               };
+                       };
+               };
+
+               mdio0: mdio@107009c {
+                       #address-cells = <1>;
+                       #size-cells = <0>;
+                       compatible = "mscc,ocelot-miim";
+                       reg = <0x107009c 0x24>, <0x10700f0 0x8>;
+                       interrupts = <14>;
+                       status = "disabled";
+
+                       phy0: ethernet-phy@0 {
+                               reg = <0>;
+                       };
+                       phy1: ethernet-phy@1 {
+                               reg = <1>;
+                       };
+                       phy2: ethernet-phy@2 {
+                               reg = <2>;
+                       };
+                       phy3: ethernet-phy@3 {
+                               reg = <3>;
+                       };
+               };
+
                reset@1070008 {
                        compatible = "mscc,ocelot-chip-reset";
                        reg = <0x1070008 0x4>;
                                function = "si";
                        };
 
+                       miim1_pins: miim1-pins {
+                               pins = "GPIO_14", "GPIO_15";
+                               function = "miim1";
+                       };
+
                        spi_cs2_pin: spi-cs2-pin {
                                pins = "GPIO_9";
                                function = "si";
index c4cb7a119489447d1361f7e576b5abb0ca98c18b..a4fa37001f2400cc36c8262ab0992aae1bc9f849 100644 (file)
        status = "okay";
        mscc,sgpio-ports = <0x00FFFFFF>;
 };
+
+&mdio0 {
+       status = "okay";
+};
+
+&port0 {
+       phy-handle = <&phy0>;
+};
+
+&port1 {
+       phy-handle = <&phy1>;
+};
+
+&port2 {
+       phy-handle = <&phy2>;
+};
+
+&port3 {
+       phy-handle = <&phy3>;
+};