]> git.dujemihanovic.xyz Git - u-boot.git/commitdiff
clk: mediatek: add clock driver support for MediaTek MT7988 SoC
authorWeijie Gao <weijie.gao@mediatek.com>
Wed, 19 Jul 2023 09:16:28 +0000 (17:16 +0800)
committerTom Rini <trini@konsulko.com>
Thu, 3 Aug 2023 13:40:49 +0000 (09:40 -0400)
This patch adds clock driver support for MediaTek MT7988 SoC

Signed-off-by: Weijie Gao <weijie.gao@mediatek.com>
drivers/clk/mediatek/Makefile
drivers/clk/mediatek/clk-mt7988.c [new file with mode: 0644]
include/dt-bindings/clock/mt7988-clk.h [new file with mode: 0644]

index 1decf31a770710b58ad3b8d2f93f891032073a26..e74c6f97807f5c0d708d8bb083517f9565dda520 100644 (file)
@@ -9,6 +9,7 @@ obj-$(CONFIG_TARGET_MT7622) += clk-mt7622.o
 obj-$(CONFIG_TARGET_MT7629) += clk-mt7629.o
 obj-$(CONFIG_TARGET_MT7986) += clk-mt7986.o
 obj-$(CONFIG_TARGET_MT7981) += clk-mt7981.o
+obj-$(CONFIG_TARGET_MT7988) += clk-mt7988.o
 obj-$(CONFIG_TARGET_MT8183) += clk-mt8183.o
 obj-$(CONFIG_TARGET_MT8516) += clk-mt8516.o
 obj-$(CONFIG_TARGET_MT8518) += clk-mt8518.o
diff --git a/drivers/clk/mediatek/clk-mt7988.c b/drivers/clk/mediatek/clk-mt7988.c
new file mode 100644 (file)
index 0000000..34e7b2d
--- /dev/null
@@ -0,0 +1,1123 @@
+// SPDX-License-Identifier: GPL-2.0
+/*
+ * MediaTek clock driver for MT7988 SoC
+ *
+ * Copyright (C) 2022 MediaTek Inc.
+ * Author: Sam Shih <sam.shih@mediatek.com>
+ */
+
+#include <dm.h>
+#include <log.h>
+#include <asm/arch-mediatek/reset.h>
+#include <asm/io.h>
+#include <dt-bindings/clock/mt7988-clk.h>
+#include <linux/bitops.h>
+
+#include "clk-mtk.h"
+
+#define MT7988_CLK_PDN         0x250
+#define MT7988_CLK_PDN_EN_WRITE BIT(31)
+
+#define MT7988_ETHDMA_RST_CTRL_OFS     0x34
+#define MT7988_ETHWARP_RST_CTRL_OFS    0x8
+
+#define XTAL_FACTOR(_id, _name, _parent, _mult, _div)                          \
+       FACTOR(_id, _parent, _mult, _div, CLK_PARENT_XTAL)
+
+#define PLL_FACTOR(_id, _name, _parent, _mult, _div)                           \
+       FACTOR(_id, _parent, _mult, _div, CLK_PARENT_APMIXED)
+
+#define TOP_FACTOR(_id, _name, _parent, _mult, _div)                           \
+       FACTOR(_id, _parent, _mult, _div, CLK_PARENT_TOPCKGEN)
+
+#define INFRA_FACTOR(_id, _name, _parent, _mult, _div)                         \
+       FACTOR(_id, _parent, _mult, _div, CLK_PARENT_INFRASYS)
+
+/* FIXED PLLS */
+static const struct mtk_fixed_clk apmixedsys_mtk_plls[] = {
+       FIXED_CLK(CK_APMIXED_NETSYSPLL, CLK_XTAL, 850000000),
+       FIXED_CLK(CK_APMIXED_MPLL, CLK_XTAL, 416000000),
+       FIXED_CLK(CK_APMIXED_MMPLL, CLK_XTAL, 720000000),
+       FIXED_CLK(CK_APMIXED_APLL2, CLK_XTAL, 196608000),
+       FIXED_CLK(CK_APMIXED_NET1PLL, CLK_XTAL, 2500000000),
+       FIXED_CLK(CK_APMIXED_NET2PLL, CLK_XTAL, 800000000),
+       FIXED_CLK(CK_APMIXED_WEDMCUPLL, CLK_XTAL, 208000000),
+       FIXED_CLK(CK_APMIXED_SGMPLL, CLK_XTAL, 325000000),
+       FIXED_CLK(CK_APMIXED_ARM_B, CLK_XTAL, 1500000000),
+       FIXED_CLK(CK_APMIXED_CCIPLL2_B, CLK_XTAL, 960000000),
+       FIXED_CLK(CK_APMIXED_USXGMIIPLL, CLK_XTAL, 644533000),
+       FIXED_CLK(CK_APMIXED_MSDCPLL, CLK_XTAL, 400000000),
+};
+
+/* TOPCKGEN FIXED DIV */
+static const struct mtk_fixed_factor topckgen_mtk_fixed_factors[] = {
+       XTAL_FACTOR(CK_TOP_CB_CKSQ_40M, "cb_cksq_40m", CLK_XTAL, 1, 1),
+       PLL_FACTOR(CK_TOP_CB_M_416M, "cb_m_416m", CK_APMIXED_MPLL, 1, 1),
+       PLL_FACTOR(CK_TOP_CB_M_D2, "cb_m_d2", CK_APMIXED_MPLL, 1, 2),
+       PLL_FACTOR(CK_TOP_M_D3_D2, "m_d3_d2", CK_APMIXED_MPLL, 1, 2),
+       PLL_FACTOR(CK_TOP_CB_M_D4, "cb_m_d4", CK_APMIXED_MPLL, 1, 4),
+       PLL_FACTOR(CK_TOP_CB_M_D8, "cb_m_d8", CK_APMIXED_MPLL, 1, 8),
+       PLL_FACTOR(CK_TOP_M_D8_D2, "m_d8_d2", CK_APMIXED_MPLL, 1, 16),
+       PLL_FACTOR(CK_TOP_CB_MM_720M, "cb_mm_720m", CK_APMIXED_MMPLL, 1, 1),
+       PLL_FACTOR(CK_TOP_CB_MM_D2, "cb_mm_d2", CK_APMIXED_MMPLL, 1, 2),
+       PLL_FACTOR(CK_TOP_CB_MM_D3_D5, "cb_mm_d3_d5", CK_APMIXED_MMPLL, 1, 15),
+       PLL_FACTOR(CK_TOP_CB_MM_D4, "cb_mm_d4", CK_APMIXED_MMPLL, 1, 4),
+       PLL_FACTOR(CK_TOP_MM_D6_D2, "mm_d6_d2", CK_APMIXED_MMPLL, 1, 12),
+       PLL_FACTOR(CK_TOP_CB_MM_D8, "cb_mm_d8", CK_APMIXED_MMPLL, 1, 8),
+       PLL_FACTOR(CK_TOP_CB_APLL2_196M, "cb_apll2_196m", CK_APMIXED_APLL2, 1,
+                  1),
+       PLL_FACTOR(CK_TOP_CB_APLL2_D4, "cb_apll2_d4", CK_APMIXED_APLL2, 1, 4),
+       PLL_FACTOR(CK_TOP_CB_NET1_D4, "cb_net1_d4", CK_APMIXED_NET1PLL, 1, 4),
+       PLL_FACTOR(CK_TOP_CB_NET1_D5, "cb_net1_d5", CK_APMIXED_NET1PLL, 1, 5),
+       PLL_FACTOR(CK_TOP_NET1_D5_D2, "net1_d5_d2", CK_APMIXED_NET1PLL, 1, 10),
+       PLL_FACTOR(CK_TOP_NET1_D5_D4, "net1_d5_d4", CK_APMIXED_NET1PLL, 1, 20),
+       PLL_FACTOR(CK_TOP_CB_NET1_D8, "cb_net1_d8", CK_APMIXED_NET1PLL, 1, 8),
+       PLL_FACTOR(CK_TOP_NET1_D8_D2, "net1_d8_d2", CK_APMIXED_NET1PLL, 1, 16),
+       PLL_FACTOR(CK_TOP_NET1_D8_D4, "net1_d8_d4", CK_APMIXED_NET1PLL, 1, 32),
+       PLL_FACTOR(CK_TOP_NET1_D8_D8, "net1_d8_d8", CK_APMIXED_NET1PLL, 1, 64),
+       PLL_FACTOR(CK_TOP_NET1_D8_D16, "net1_d8_d16", CK_APMIXED_NET1PLL, 1,
+                  128),
+       PLL_FACTOR(CK_TOP_CB_NET2_800M, "cb_net2_800m", CK_APMIXED_NET2PLL, 1,
+                  1),
+       PLL_FACTOR(CK_TOP_CB_NET2_D2, "cb_net2_d2", CK_APMIXED_NET2PLL, 1, 2),
+       PLL_FACTOR(CK_TOP_CB_NET2_D4, "cb_net2_d4", CK_APMIXED_NET2PLL, 1, 4),
+       PLL_FACTOR(CK_TOP_NET2_D4_D4, "net2_d4_d4", CK_APMIXED_NET2PLL, 1, 16),
+       PLL_FACTOR(CK_TOP_NET2_D4_D8, "net2_d4_d8", CK_APMIXED_NET2PLL, 1, 32),
+       PLL_FACTOR(CK_TOP_CB_NET2_D6, "cb_net2_d6", CK_APMIXED_NET2PLL, 1, 6),
+       PLL_FACTOR(CK_TOP_CB_NET2_D8, "cb_net2_d8", CK_APMIXED_NET2PLL, 1, 8),
+       PLL_FACTOR(CK_TOP_CB_WEDMCU_208M, "cb_wedmcu_208m",
+                  CK_APMIXED_WEDMCUPLL, 1, 1),
+       PLL_FACTOR(CK_TOP_CB_SGM_325M, "cb_sgm_325m", CK_APMIXED_SGMPLL, 1, 1),
+       PLL_FACTOR(CK_TOP_CB_NETSYS_850M, "cb_netsys_850m",
+                  CK_APMIXED_NETSYSPLL, 1, 1),
+       PLL_FACTOR(CK_TOP_CB_MSDC_400M, "cb_msdc_400m", CK_APMIXED_MSDCPLL, 1,
+                  1),
+       TOP_FACTOR(CK_TOP_CKSQ_40M_D2, "cksq_40m_d2", CK_TOP_CB_CKSQ_40M, 1, 2),
+       TOP_FACTOR(CK_TOP_CB_RTC_32K, "cb_rtc_32k", CK_TOP_CB_CKSQ_40M, 1,
+                  1250),
+       TOP_FACTOR(CK_TOP_CB_RTC_32P7K, "cb_rtc_32p7k", CK_TOP_CB_CKSQ_40M, 1,
+                  1220),
+       TOP_FACTOR(CK_TOP_INFRA_F32K, "csw_infra_f32k", CK_TOP_CB_RTC_32P7K, 1,
+                  1),
+       XTAL_FACTOR(CK_TOP_CKSQ_SRC, "cksq_src", CLK_XTAL, 1, 1),
+       TOP_FACTOR(CK_TOP_NETSYS_2X, "netsys_2x", CK_TOP_NETSYS_2X_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_NETSYS_GSW, "netsys_gsw", CK_TOP_NETSYS_GSW_SEL, 1,
+                  1),
+       TOP_FACTOR(CK_TOP_NETSYS_WED_MCU, "netsys_wed_mcu",
+                  CK_TOP_NETSYS_MCU_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_EIP197, "eip197", CK_TOP_EIP197_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_EMMC_250M, "emmc_250m", CK_TOP_EMMC_250M_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_EMMC_400M, "emmc_400m", CK_TOP_EMMC_400M_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_SPI, "spi", CK_TOP_SPI_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_SPIM_MST, "spim_mst", CK_TOP_SPIM_MST_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_NFI1X, "nfi1x", CK_TOP_NFI1X_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_SPINFI_BCK, "spinfi_bck", CK_TOP_SPINFI_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_I2C_BCK, "i2c_bck", CK_TOP_I2C_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_USB_SYS, "usb_sys", CK_TOP_USB_SYS_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_USB_SYS_P1, "usb_sys_p1", CK_TOP_USB_SYS_P1_SEL, 1,
+                  1),
+       TOP_FACTOR(CK_TOP_USB_XHCI, "usb_xhci", CK_TOP_USB_XHCI_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_USB_XHCI_P1, "usb_xhci_p1", CK_TOP_USB_XHCI_P1_SEL, 1,
+                  1),
+       TOP_FACTOR(CK_TOP_USB_FRMCNT, "usb_frmcnt", CK_TOP_USB_FRMCNT_SEL, 1,
+                  1),
+       TOP_FACTOR(CK_TOP_USB_FRMCNT_P1, "usb_frmcnt_p1",
+                  CK_TOP_USB_FRMCNT_P1_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_AUD, "aud", CK_TOP_AUD_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_A1SYS, "a1sys", CK_TOP_A1SYS_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_AUD_L, "aud_l", CK_TOP_AUD_L_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_A_TUNER, "a_tuner", CK_TOP_A_TUNER_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_SYSAXI, "sysaxi", CK_TOP_SYSAXI_SEL, 1, 1),
+       TOP_FACTOR(CK_TOP_INFRA_F26M, "csw_infra_f26m", CK_TOP_INFRA_F26M_SEL,
+                  1, 1),
+       TOP_FACTOR(CK_TOP_USB_REF, "usb_ref", CK_TOP_CKSQ_SRC, 1, 1),
+       TOP_FACTOR(CK_TOP_USB_CK_P1, "usb_ck_p1", CK_TOP_CKSQ_SRC, 1, 1),
+};
+
+/* TOPCKGEN MUX PARENTS */
+static const int netsys_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_NET2_D2,
+                                     CK_TOP_CB_MM_D2 };
+
+static const int netsys_500m_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                          CK_TOP_CB_NET1_D5,
+                                          CK_TOP_NET1_D5_D2 };
+
+static const int netsys_2x_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                        CK_TOP_CB_NET2_800M,
+                                        CK_TOP_CB_MM_720M };
+
+static const int netsys_gsw_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_NET1_D4,
+                                         CK_TOP_CB_NET1_D5 };
+
+static const int eth_gmii_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_NET1_D5_D4 };
+
+static const int netsys_mcu_parents[] = {
+       CK_TOP_CB_CKSQ_40M, CK_TOP_CB_NET2_800M, CK_TOP_CB_MM_720M,
+       CK_TOP_CB_NET1_D4,  CK_TOP_CB_NET1_D5,   CK_TOP_CB_M_416M
+};
+
+static const int eip197_parents[] = {
+       CK_TOP_CB_CKSQ_40M, CK_TOP_CB_NETSYS_850M, CK_TOP_CB_NET2_800M,
+       CK_TOP_CB_MM_720M,  CK_TOP_CB_NET1_D4,     CK_TOP_CB_NET1_D5
+};
+
+static const int axi_infra_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                        CK_TOP_NET1_D8_D2 };
+
+static const int uart_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_M_D8,
+                                   CK_TOP_M_D8_D2 };
+
+static const int emmc_250m_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_NET1_D5_D2,
+                                        CK_TOP_CB_MM_D4 };
+
+static const int emmc_400m_parents[] = {
+       CK_TOP_CB_CKSQ_40M, CK_TOP_CB_MSDC_400M, CK_TOP_CB_MM_D2,
+       CK_TOP_CB_M_D2,     CK_TOP_CB_MM_D4,     CK_TOP_NET1_D8_D2
+};
+
+static const int spi_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_M_D2,
+                                  CK_TOP_CB_MM_D4,    CK_TOP_NET1_D8_D2,
+                                  CK_TOP_CB_NET2_D6,  CK_TOP_NET1_D5_D4,
+                                  CK_TOP_CB_M_D4,     CK_TOP_NET1_D8_D4 };
+
+static const int nfi1x_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_MM_D4,
+                                    CK_TOP_NET1_D8_D2,  CK_TOP_CB_NET2_D6,
+                                    CK_TOP_CB_M_D4,     CK_TOP_CB_MM_D8,
+                                    CK_TOP_NET1_D8_D4,  CK_TOP_CB_M_D8 };
+
+static const int spinfi_parents[] = { CK_TOP_CKSQ_40M_D2, CK_TOP_CB_CKSQ_40M,
+                                     CK_TOP_NET1_D5_D4,  CK_TOP_CB_M_D4,
+                                     CK_TOP_CB_MM_D8,    CK_TOP_NET1_D8_D4,
+                                     CK_TOP_MM_D6_D2,    CK_TOP_CB_M_D8 };
+
+static const int pwm_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_NET1_D8_D2,
+                                  CK_TOP_NET1_D5_D4,  CK_TOP_CB_M_D4,
+                                  CK_TOP_M_D8_D2,     CK_TOP_CB_RTC_32K };
+
+static const int i2c_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_NET1_D5_D4,
+                                  CK_TOP_CB_M_D4, CK_TOP_NET1_D8_D4 };
+
+static const int pcie_mbist_250m_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                              CK_TOP_NET1_D5_D2 };
+
+static const int pextp_tl_ck_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                          CK_TOP_CB_NET2_D6, CK_TOP_CB_MM_D8,
+                                          CK_TOP_M_D8_D2, CK_TOP_CB_RTC_32K };
+
+static const int usb_frmcnt_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                         CK_TOP_CB_MM_D3_D5 };
+
+static const int aud_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_APLL2_196M };
+
+static const int a1sys_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_APLL2_D4 };
+
+static const int aud_l_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_APLL2_196M,
+                                    CK_TOP_M_D8_D2 };
+
+static const int sspxtp_parents[] = { CK_TOP_CKSQ_40M_D2, CK_TOP_M_D8_D2 };
+
+static const int usxgmii_sbus_0_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                             CK_TOP_NET1_D8_D4 };
+
+static const int sgm_0_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_SGM_325M };
+
+static const int sysapb_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_M_D3_D2 };
+
+static const int eth_refck_50m_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                            CK_TOP_NET2_D4_D4 };
+
+static const int eth_sys_200m_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                           CK_TOP_CB_NET2_D4 };
+
+static const int eth_xgmii_parents[] = { CK_TOP_CKSQ_40M_D2, CK_TOP_NET1_D8_D8,
+                                        CK_TOP_NET1_D8_D16 };
+
+static const int bus_tops_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_NET1_D5,
+                                       CK_TOP_CB_NET2_D2 };
+
+static const int npu_tops_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                       CK_TOP_CB_NET2_800M };
+
+static const int dramc_md32_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_M_D2,
+                                         CK_TOP_CB_WEDMCU_208M };
+
+static const int da_xtp_glb_p0_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                            CK_TOP_CB_NET2_D8 };
+
+static const int mcusys_backup_625m_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                                 CK_TOP_CB_NET1_D4 };
+
+static const int macsec_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_SGM_325M,
+                                     CK_TOP_CB_NET1_D8 };
+
+static const int netsys_tops_400m_parents[] = { CK_TOP_CB_CKSQ_40M,
+                                               CK_TOP_CB_NET2_D2 };
+
+static const int eth_mii_parents[] = { CK_TOP_CKSQ_40M_D2, CK_TOP_NET2_D4_D8 };
+
+#define TOP_MUX(_id, _name, _parents, _mux_ofs, _mux_set_ofs, _mux_clr_ofs,    \
+               _shift, _width, _gate, _upd_ofs, _upd)                         \
+       {                                                                      \
+               .id = _id, .mux_reg = _mux_ofs, .mux_set_reg = _mux_set_ofs,   \
+               .mux_clr_reg = _mux_clr_ofs, .upd_reg = _upd_ofs,              \
+               .upd_shift = _upd, .mux_shift = _shift,                        \
+               .mux_mask = BIT(_width) - 1, .gate_reg = _mux_ofs,             \
+               .gate_shift = _gate, .parent = _parents,                       \
+               .num_parents = ARRAY_SIZE(_parents),                           \
+               .flags = CLK_MUX_SETCLR_UPD,                                   \
+       }
+
+/* TOPCKGEN MUX_GATE */
+static const struct mtk_composite topckgen_mtk_muxes[] = {
+       TOP_MUX(CK_TOP_NETSYS_SEL, "netsys_sel", netsys_parents, 0x0, 0x4, 0x8,
+               0, 2, 7, 0x1c0, 0),
+       TOP_MUX(CK_TOP_NETSYS_500M_SEL, "netsys_500m_sel", netsys_500m_parents,
+               0x0, 0x4, 0x8, 8, 2, 15, 0x1c0, 1),
+       TOP_MUX(CK_TOP_NETSYS_2X_SEL, "netsys_2x_sel", netsys_2x_parents, 0x0,
+               0x4, 0x8, 16, 2, 23, 0x1c0, 2),
+       TOP_MUX(CK_TOP_NETSYS_GSW_SEL, "netsys_gsw_sel", netsys_gsw_parents,
+               0x0, 0x4, 0x8, 24, 2, 31, 0x1c0, 3),
+       TOP_MUX(CK_TOP_ETH_GMII_SEL, "eth_gmii_sel", eth_gmii_parents, 0x10,
+               0x14, 0x18, 0, 1, 7, 0x1c0, 4),
+       TOP_MUX(CK_TOP_NETSYS_MCU_SEL, "netsys_mcu_sel", netsys_mcu_parents,
+               0x10, 0x14, 0x18, 8, 3, 15, 0x1c0, 5),
+       TOP_MUX(CK_TOP_NETSYS_PAO_2X_SEL, "netsys_pao_2x_sel",
+               netsys_mcu_parents, 0x10, 0x14, 0x18, 16, 3, 23, 0x1c0, 6),
+       TOP_MUX(CK_TOP_EIP197_SEL, "eip197_sel", eip197_parents, 0x10, 0x14,
+               0x18, 24, 3, 31, 0x1c0, 7),
+       TOP_MUX(CK_TOP_AXI_INFRA_SEL, "axi_infra_sel", axi_infra_parents, 0x20,
+               0x24, 0x28, 0, 1, 7, 0x1c0, 8),
+       TOP_MUX(CK_TOP_UART_SEL, "uart_sel", uart_parents, 0x20, 0x24, 0x28, 8,
+               2, 15, 0x1c0, 9),
+       TOP_MUX(CK_TOP_EMMC_250M_SEL, "emmc_250m_sel", emmc_250m_parents, 0x20,
+               0x24, 0x28, 16, 2, 23, 0x1c0, 10),
+       TOP_MUX(CK_TOP_EMMC_400M_SEL, "emmc_400m_sel", emmc_400m_parents, 0x20,
+               0x24, 0x28, 24, 3, 31, 0x1c0, 11),
+       TOP_MUX(CK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x30, 0x34, 0x38, 0, 3,
+               7, 0x1c0, 12),
+       TOP_MUX(CK_TOP_SPIM_MST_SEL, "spim_mst_sel", spi_parents, 0x30, 0x34,
+               0x38, 8, 3, 15, 0x1c0, 13),
+       TOP_MUX(CK_TOP_NFI1X_SEL, "nfi1x_sel", nfi1x_parents, 0x30, 0x34, 0x38,
+               16, 3, 23, 0x1c0, 14),
+       TOP_MUX(CK_TOP_SPINFI_SEL, "spinfi_sel", spinfi_parents, 0x30, 0x34,
+               0x38, 24, 3, 31, 0x1c0, 15),
+       TOP_MUX(CK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 0x40, 0x44, 0x48, 0, 3,
+               7, 0x1c0, 16),
+       TOP_MUX(CK_TOP_I2C_SEL, "i2c_sel", i2c_parents, 0x40, 0x44, 0x48, 8, 2,
+               15, 0x1c0, 17),
+       TOP_MUX(CK_TOP_PCIE_MBIST_250M_SEL, "pcie_mbist_250m_sel",
+               pcie_mbist_250m_parents, 0x40, 0x44, 0x48, 16, 1, 23, 0x1c0,
+               18),
+       TOP_MUX(CK_TOP_PEXTP_TL_SEL, "pextp_tl_ck_sel", pextp_tl_ck_parents,
+               0x40, 0x44, 0x48, 24, 3, 31, 0x1c0, 19),
+       TOP_MUX(CK_TOP_PEXTP_TL_P1_SEL, "pextp_tl_ck_p1_sel",
+               pextp_tl_ck_parents, 0x50, 0x54, 0x58, 0, 3, 7, 0x1c0, 20),
+       TOP_MUX(CK_TOP_PEXTP_TL_P2_SEL, "pextp_tl_ck_p2_sel",
+               pextp_tl_ck_parents, 0x50, 0x54, 0x58, 8, 3, 15, 0x1c0, 21),
+       TOP_MUX(CK_TOP_PEXTP_TL_P3_SEL, "pextp_tl_ck_p3_sel",
+               pextp_tl_ck_parents, 0x50, 0x54, 0x58, 16, 3, 23, 0x1c0, 22),
+       TOP_MUX(CK_TOP_USB_SYS_SEL, "usb_sys_sel", eth_gmii_parents, 0x50, 0x54,
+               0x58, 24, 1, 31, 0x1c0, 23),
+       TOP_MUX(CK_TOP_USB_SYS_P1_SEL, "usb_sys_p1_sel", eth_gmii_parents, 0x60,
+               0x64, 0x68, 0, 1, 7, 0x1c0, 24),
+       TOP_MUX(CK_TOP_USB_XHCI_SEL, "usb_xhci_sel", eth_gmii_parents, 0x60,
+               0x64, 0x68, 8, 1, 15, 0x1c0, 25),
+       TOP_MUX(CK_TOP_USB_XHCI_P1_SEL, "usb_xhci_p1_sel", eth_gmii_parents,
+               0x60, 0x64, 0x68, 16, 1, 23, 0x1c0, 26),
+       TOP_MUX(CK_TOP_USB_FRMCNT_SEL, "usb_frmcnt_sel", usb_frmcnt_parents,
+               0x60, 0x64, 0x68, 24, 1, 31, 0x1c0, 27),
+       TOP_MUX(CK_TOP_USB_FRMCNT_P1_SEL, "usb_frmcnt_p1_sel",
+               usb_frmcnt_parents, 0x70, 0x74, 0x78, 0, 1, 7, 0x1c0, 28),
+       TOP_MUX(CK_TOP_AUD_SEL, "aud_sel", aud_parents, 0x70, 0x74, 0x78, 8, 1,
+               15, 0x1c0, 29),
+       TOP_MUX(CK_TOP_A1SYS_SEL, "a1sys_sel", a1sys_parents, 0x70, 0x74, 0x78,
+               16, 1, 23, 0x1c0, 30),
+       TOP_MUX(CK_TOP_AUD_L_SEL, "aud_l_sel", aud_l_parents, 0x70, 0x74, 0x78,
+               24, 2, 31, 0x1c4, 0),
+       TOP_MUX(CK_TOP_A_TUNER_SEL, "a_tuner_sel", a1sys_parents, 0x80, 0x84,
+               0x88, 0, 1, 7, 0x1c4, 1),
+       TOP_MUX(CK_TOP_SSPXTP_SEL, "sspxtp_sel", sspxtp_parents, 0x80, 0x84,
+               0x88, 8, 1, 15, 0x1c4, 2),
+       TOP_MUX(CK_TOP_USB_PHY_SEL, "usb_phy_sel", sspxtp_parents, 0x80, 0x84,
+               0x88, 16, 1, 23, 0x1c4, 3),
+       TOP_MUX(CK_TOP_USXGMII_SBUS_0_SEL, "usxgmii_sbus_0_sel",
+               usxgmii_sbus_0_parents, 0x80, 0x84, 0x88, 24, 1, 31, 0x1c4, 4),
+       TOP_MUX(CK_TOP_USXGMII_SBUS_1_SEL, "usxgmii_sbus_1_sel",
+               usxgmii_sbus_0_parents, 0x90, 0x94, 0x98, 0, 1, 7, 0x1c4, 5),
+       TOP_MUX(CK_TOP_SGM_0_SEL, "sgm_0_sel", sgm_0_parents, 0x90, 0x94, 0x98,
+               8, 1, 15, 0x1c4, 6),
+       TOP_MUX(CK_TOP_SGM_SBUS_0_SEL, "sgm_sbus_0_sel", usxgmii_sbus_0_parents,
+               0x90, 0x94, 0x98, 16, 1, 23, 0x1c4, 7),
+       TOP_MUX(CK_TOP_SGM_1_SEL, "sgm_1_sel", sgm_0_parents, 0x90, 0x94, 0x98,
+               24, 1, 31, 0x1c4, 8),
+       TOP_MUX(CK_TOP_SGM_SBUS_1_SEL, "sgm_sbus_1_sel", usxgmii_sbus_0_parents,
+               0xa0, 0xa4, 0xa8, 0, 1, 7, 0x1c4, 9),
+       TOP_MUX(CK_TOP_XFI_PHY_0_XTAL_SEL, "xfi_phy_0_xtal_sel", sspxtp_parents,
+               0xa0, 0xa4, 0xa8, 8, 1, 15, 0x1c4, 10),
+       TOP_MUX(CK_TOP_XFI_PHY_1_XTAL_SEL, "xfi_phy_1_xtal_sel", sspxtp_parents,
+               0xa0, 0xa4, 0xa8, 16, 1, 23, 0x1c4, 11),
+       TOP_MUX(CK_TOP_SYSAXI_SEL, "sysaxi_sel", axi_infra_parents, 0xa0, 0xa4,
+               0xa8, 24, 1, 31, 0x1c4, 12),
+       TOP_MUX(CK_TOP_SYSAPB_SEL, "sysapb_sel", sysapb_parents, 0xb0, 0xb4,
+               0xb8, 0, 1, 7, 0x1c4, 13),
+       TOP_MUX(CK_TOP_ETH_REFCK_50M_SEL, "eth_refck_50m_sel",
+               eth_refck_50m_parents, 0xb0, 0xb4, 0xb8, 8, 1, 15, 0x1c4, 14),
+       TOP_MUX(CK_TOP_ETH_SYS_200M_SEL, "eth_sys_200m_sel",
+               eth_sys_200m_parents, 0xb0, 0xb4, 0xb8, 16, 1, 23, 0x1c4, 15),
+       TOP_MUX(CK_TOP_ETH_SYS_SEL, "eth_sys_sel", pcie_mbist_250m_parents,
+               0xb0, 0xb4, 0xb8, 24, 1, 31, 0x1c4, 16),
+       TOP_MUX(CK_TOP_ETH_XGMII_SEL, "eth_xgmii_sel", eth_xgmii_parents, 0xc0,
+               0xc4, 0xc8, 0, 2, 7, 0x1c4, 17),
+       TOP_MUX(CK_TOP_BUS_TOPS_SEL, "bus_tops_sel", bus_tops_parents, 0xc0,
+               0xc4, 0xc8, 8, 2, 15, 0x1c4, 18),
+       TOP_MUX(CK_TOP_NPU_TOPS_SEL, "npu_tops_sel", npu_tops_parents, 0xc0,
+               0xc4, 0xc8, 16, 1, 23, 0x1c4, 19),
+       TOP_MUX(CK_TOP_DRAMC_SEL, "dramc_sel", sspxtp_parents, 0xc0, 0xc4, 0xc8,
+               24, 1, 31, 0x1c4, 20),
+       TOP_MUX(CK_TOP_DRAMC_MD32_SEL, "dramc_md32_sel", dramc_md32_parents,
+               0xd0, 0xd4, 0xd8, 0, 2, 7, 0x1c4, 21),
+       TOP_MUX(CK_TOP_INFRA_F26M_SEL, "csw_infra_f26m_sel", sspxtp_parents,
+               0xd0, 0xd4, 0xd8, 8, 1, 15, 0x1c4, 22),
+       TOP_MUX(CK_TOP_PEXTP_P0_SEL, "pextp_p0_sel", sspxtp_parents, 0xd0, 0xd4,
+               0xd8, 16, 1, 23, 0x1c4, 23),
+       TOP_MUX(CK_TOP_PEXTP_P1_SEL, "pextp_p1_sel", sspxtp_parents, 0xd0, 0xd4,
+               0xd8, 24, 1, 31, 0x1c4, 24),
+       TOP_MUX(CK_TOP_PEXTP_P2_SEL, "pextp_p2_sel", sspxtp_parents, 0xe0, 0xe4,
+               0xe8, 0, 1, 7, 0x1c4, 25),
+       TOP_MUX(CK_TOP_PEXTP_P3_SEL, "pextp_p3_sel", sspxtp_parents, 0xe0, 0xe4,
+               0xe8, 8, 1, 15, 0x1c4, 26),
+       TOP_MUX(CK_TOP_DA_XTP_GLB_P0_SEL, "da_xtp_glb_p0_sel",
+               da_xtp_glb_p0_parents, 0xe0, 0xe4, 0xe8, 16, 1, 23, 0x1c4, 27),
+       TOP_MUX(CK_TOP_DA_XTP_GLB_P1_SEL, "da_xtp_glb_p1_sel",
+               da_xtp_glb_p0_parents, 0xe0, 0xe4, 0xe8, 24, 1, 31, 0x1c4, 28),
+       TOP_MUX(CK_TOP_DA_XTP_GLB_P2_SEL, "da_xtp_glb_p2_sel",
+               da_xtp_glb_p0_parents, 0xf0, 0xf4, 0xf8, 0, 1, 7, 0x1c4, 29),
+       TOP_MUX(CK_TOP_DA_XTP_GLB_P3_SEL, "da_xtp_glb_p3_sel",
+               da_xtp_glb_p0_parents, 0xf0, 0xf4, 0xf8, 8, 1, 15, 0x1c4, 30),
+       TOP_MUX(CK_TOP_CKM_SEL, "ckm_sel", sspxtp_parents, 0xf0, 0xf4, 0xf8, 16,
+               1, 23, 0x1c8, 0),
+       TOP_MUX(CK_TOP_DA_SELM_XTAL_SEL, "da_selm_xtal_sel", sspxtp_parents,
+               0xf0, 0xf4, 0xf8, 24, 1, 31, 0x1c8, 1),
+       TOP_MUX(CK_TOP_PEXTP_SEL, "pextp_sel", sspxtp_parents, 0x100, 0x104,
+               0x108, 0, 1, 7, 0x1c8, 2),
+       TOP_MUX(CK_TOP_TOPS_P2_26M_SEL, "tops_p2_26m_sel", sspxtp_parents,
+               0x100, 0x104, 0x108, 8, 1, 15, 0x1c8, 3),
+       TOP_MUX(CK_TOP_MCUSYS_BACKUP_625M_SEL, "mcusys_backup_625m_sel",
+               mcusys_backup_625m_parents, 0x100, 0x104, 0x108, 16, 1, 23,
+               0x1c8, 4),
+       TOP_MUX(CK_TOP_NETSYS_SYNC_250M_SEL, "netsys_sync_250m_sel",
+               pcie_mbist_250m_parents, 0x100, 0x104, 0x108, 24, 1, 31, 0x1c8,
+               5),
+       TOP_MUX(CK_TOP_MACSEC_SEL, "macsec_sel", macsec_parents, 0x110, 0x114,
+               0x118, 0, 2, 7, 0x1c8, 6),
+       TOP_MUX(CK_TOP_NETSYS_TOPS_400M_SEL, "netsys_tops_400m_sel",
+               netsys_tops_400m_parents, 0x110, 0x114, 0x118, 8, 1, 15, 0x1c8,
+               7),
+       TOP_MUX(CK_TOP_NETSYS_PPEFB_250M_SEL, "netsys_ppefb_250m_sel",
+               pcie_mbist_250m_parents, 0x110, 0x114, 0x118, 16, 1, 23, 0x1c8,
+               8),
+       TOP_MUX(CK_TOP_NETSYS_WARP_SEL, "netsys_warp_sel", netsys_parents,
+               0x110, 0x114, 0x118, 24, 2, 31, 0x1c8, 9),
+       TOP_MUX(CK_TOP_ETH_MII_SEL, "eth_mii_sel", eth_mii_parents, 0x120,
+               0x124, 0x128, 0, 1, 7, 0x1c8, 10),
+       TOP_MUX(CK_TOP_CK_NPU_SEL_CM_TOPS_SEL, "ck_npu_sel_cm_tops_sel",
+               netsys_2x_parents, 0x120, 0x124, 0x128, 8, 2, 15, 0x1c8, 11),
+};
+
+/* INFRA FIXED DIV */
+static const struct mtk_fixed_factor infracfg_mtk_fixed_factor[] = {
+       TOP_FACTOR(CK_INFRA_CK_F26M, "infra_ck_f26m", CK_TOP_INFRA_F26M_SEL, 1,
+                  1),
+       TOP_FACTOR(CK_INFRA_PWM_O, "infra_pwm_o", CK_TOP_PWM_SEL, 1, 1),
+       TOP_FACTOR(CK_INFRA_PCIE_OCC_P0, "infra_pcie_ck_occ_p0",
+                  CK_TOP_PEXTP_TL_SEL, 1, 1),
+       TOP_FACTOR(CK_INFRA_PCIE_OCC_P1, "infra_pcie_ck_occ_p1",
+                  CK_TOP_PEXTP_TL_P1_SEL, 1, 1),
+       TOP_FACTOR(CK_INFRA_PCIE_OCC_P2, "infra_pcie_ck_occ_p2",
+                  CK_TOP_PEXTP_TL_P2_SEL, 1, 1),
+       TOP_FACTOR(CK_INFRA_PCIE_OCC_P3, "infra_pcie_ck_occ_p3",
+                  CK_TOP_PEXTP_TL_P3_SEL, 1, 1),
+       TOP_FACTOR(CK_INFRA_133M_HCK, "infra_133m_hck", CK_TOP_SYSAXI, 1, 1),
+       INFRA_FACTOR(CK_INFRA_133M_PHCK, "infra_133m_phck", CK_INFRA_133M_HCK,
+                    1, 1),
+       INFRA_FACTOR(CK_INFRA_66M_PHCK, "infra_66m_phck", CK_INFRA_133M_HCK, 1,
+                    1),
+       TOP_FACTOR(CK_INFRA_FAUD_L_O, "infra_faud_l_o", CK_TOP_AUD_L, 1, 1),
+       TOP_FACTOR(CK_INFRA_FAUD_AUD_O, "infra_faud_aud_o", CK_TOP_A1SYS, 1, 1),
+       TOP_FACTOR(CK_INFRA_FAUD_EG2_O, "infra_faud_eg2_o", CK_TOP_A_TUNER, 1,
+                  1),
+       TOP_FACTOR(CK_INFRA_I2C_O, "infra_i2c_o", CK_TOP_I2C_BCK, 1, 1),
+       TOP_FACTOR(CK_INFRA_UART_O0, "infra_uart_o0", CK_TOP_UART_SEL, 1, 1),
+       TOP_FACTOR(CK_INFRA_UART_O1, "infra_uart_o1", CK_TOP_UART_SEL, 1, 1),
+       TOP_FACTOR(CK_INFRA_UART_O2, "infra_uart_o2", CK_TOP_UART_SEL, 1, 1),
+       TOP_FACTOR(CK_INFRA_NFI_O, "infra_nfi_o", CK_TOP_NFI1X, 1, 1),
+       TOP_FACTOR(CK_INFRA_SPINFI_O, "infra_spinfi_o", CK_TOP_SPINFI_BCK, 1,
+                  1),
+       TOP_FACTOR(CK_INFRA_SPI0_O, "infra_spi0_o", CK_TOP_SPI, 1, 1),
+       TOP_FACTOR(CK_INFRA_SPI1_O, "infra_spi1_o", CK_TOP_SPIM_MST, 1, 1),
+       INFRA_FACTOR(CK_INFRA_LB_MUX_FRTC, "infra_lb_mux_frtc", CK_INFRA_FRTC,
+                    1, 1),
+       TOP_FACTOR(CK_INFRA_FRTC, "infra_frtc", CK_TOP_CB_RTC_32K, 1, 1),
+       TOP_FACTOR(CK_INFRA_FMSDC400_O, "infra_fmsdc400_o", CK_TOP_EMMC_400M, 1,
+                  1),
+       TOP_FACTOR(CK_INFRA_FMSDC2_HCK_OCC, "infra_fmsdc2_hck_occ",
+                  CK_TOP_EMMC_250M, 1, 1),
+       TOP_FACTOR(CK_INFRA_PERI_133M, "infra_peri_133m", CK_TOP_SYSAXI, 1, 1),
+       TOP_FACTOR(CK_INFRA_USB_O, "infra_usb_o", CK_TOP_USB_REF, 1, 1),
+       TOP_FACTOR(CK_INFRA_USB_O_P1, "infra_usb_o_p1", CK_TOP_USB_CK_P1, 1, 1),
+       TOP_FACTOR(CK_INFRA_USB_FRMCNT_O, "infra_usb_frmcnt_o",
+                  CK_TOP_USB_FRMCNT, 1, 1),
+       TOP_FACTOR(CK_INFRA_USB_FRMCNT_O_P1, "infra_usb_frmcnt_o_p1",
+                  CK_TOP_USB_FRMCNT_P1, 1, 1),
+       TOP_FACTOR(CK_INFRA_USB_XHCI_O, "infra_usb_xhci_o", CK_TOP_USB_XHCI, 1,
+                  1),
+       TOP_FACTOR(CK_INFRA_USB_XHCI_O_P1, "infra_usb_xhci_o_p1",
+                  CK_TOP_USB_XHCI_P1, 1, 1),
+       XTAL_FACTOR(CK_INFRA_USB_PIPE_O, "infra_usb_pipe_o", CLK_XTAL, 1, 1),
+       XTAL_FACTOR(CK_INFRA_USB_PIPE_O_P1, "infra_usb_pipe_o_p1", CLK_XTAL, 1,
+                   1),
+       XTAL_FACTOR(CK_INFRA_USB_UTMI_O, "infra_usb_utmi_o", CLK_XTAL, 1, 1),
+       XTAL_FACTOR(CK_INFRA_USB_UTMI_O_P1, "infra_usb_utmi_o_p1", CLK_XTAL, 1,
+                   1),
+       XTAL_FACTOR(CK_INFRA_PCIE_PIPE_OCC_P0, "infra_pcie_pipe_ck_occ_p0",
+                   CLK_XTAL, 1, 1),
+       XTAL_FACTOR(CK_INFRA_PCIE_PIPE_OCC_P1, "infra_pcie_pipe_ck_occ_p1",
+                   CLK_XTAL, 1, 1),
+       XTAL_FACTOR(CK_INFRA_PCIE_PIPE_OCC_P2, "infra_pcie_pipe_ck_occ_p2",
+                   CLK_XTAL, 1, 1),
+       XTAL_FACTOR(CK_INFRA_PCIE_PIPE_OCC_P3, "infra_pcie_pipe_ck_occ_p3",
+                   CLK_XTAL, 1, 1),
+       TOP_FACTOR(CK_INFRA_F26M_O0, "infra_f26m_o0", CK_TOP_INFRA_F26M, 1, 1),
+       TOP_FACTOR(CK_INFRA_F26M_O1, "infra_f26m_o1", CK_TOP_INFRA_F26M, 1, 1),
+       TOP_FACTOR(CK_INFRA_133M_MCK, "infra_133m_mck", CK_TOP_SYSAXI, 1, 1),
+       TOP_FACTOR(CK_INFRA_66M_MCK, "infra_66m_mck", CK_TOP_SYSAXI, 1, 1),
+       TOP_FACTOR(CK_INFRA_PERI_66M_O, "infra_peri_66m_o", CK_TOP_SYSAXI, 1,
+                  1),
+       TOP_FACTOR(CK_INFRA_USB_SYS_O, "infra_usb_sys_o", CK_TOP_USB_SYS, 1, 1),
+       TOP_FACTOR(CK_INFRA_USB_SYS_O_P1, "infra_usb_sys_o_p1",
+                  CK_TOP_USB_SYS_P1, 1, 1),
+};
+
+/* INFRASYS MUX PARENTS */
+static const int infra_mux_uart0_parents[] = { CK_INFRA_CK_F26M,
+                                              CK_INFRA_UART_O0 };
+
+static const int infra_mux_uart1_parents[] = { CK_INFRA_CK_F26M,
+                                              CK_INFRA_UART_O1 };
+
+static const int infra_mux_uart2_parents[] = { CK_INFRA_CK_F26M,
+                                              CK_INFRA_UART_O2 };
+
+static const int infra_mux_spi0_parents[] = { CK_INFRA_I2C_O, CK_INFRA_SPI0_O };
+
+static const int infra_mux_spi1_parents[] = { CK_INFRA_I2C_O, CK_INFRA_SPI1_O };
+
+static const int infra_pwm_bck_parents[] = { CK_TOP_INFRA_F32K,
+                                            CK_INFRA_CK_F26M, CK_INFRA_66M_MCK,
+                                            CK_INFRA_PWM_O };
+
+static const int infra_pcie_gfmux_tl_ck_o_p0_parents[] = {
+       CK_TOP_INFRA_F32K, CK_INFRA_CK_F26M, CK_INFRA_CK_F26M,
+       CK_INFRA_PCIE_OCC_P0
+};
+
+static const int infra_pcie_gfmux_tl_ck_o_p1_parents[] = {
+       CK_TOP_INFRA_F32K, CK_INFRA_CK_F26M, CK_INFRA_CK_F26M,
+       CK_INFRA_PCIE_OCC_P1
+};
+
+static const int infra_pcie_gfmux_tl_ck_o_p2_parents[] = {
+       CK_TOP_INFRA_F32K, CK_INFRA_CK_F26M, CK_INFRA_CK_F26M,
+       CK_INFRA_PCIE_OCC_P2
+};
+
+static const int infra_pcie_gfmux_tl_ck_o_p3_parents[] = {
+       CK_TOP_INFRA_F32K, CK_INFRA_CK_F26M, CK_INFRA_CK_F26M,
+       CK_INFRA_PCIE_OCC_P3
+};
+
+#define INFRA_MUX(_id, _name, _parents, _reg, _shift, _width)                  \
+       {                                                                      \
+               .id = _id, .mux_reg = _reg + 0x8, .mux_set_reg = _reg + 0x0,   \
+               .mux_clr_reg = _reg + 0x4, .mux_shift = _shift,                \
+               .mux_mask = BIT(_width) - 1, .parent = _parents,               \
+               .num_parents = ARRAY_SIZE(_parents),                           \
+               .flags = CLK_MUX_SETCLR_UPD | CLK_PARENT_INFRASYS,             \
+       }
+
+/* INFRA MUX */
+static const struct mtk_composite infracfg_mtk_mux[] = {
+       INFRA_MUX(CK_INFRA_MUX_UART0_SEL, "infra_mux_uart0_sel",
+                 infra_mux_uart0_parents, 0x10, 0, 1),
+       INFRA_MUX(CK_INFRA_MUX_UART1_SEL, "infra_mux_uart1_sel",
+                 infra_mux_uart1_parents, 0x10, 1, 1),
+       INFRA_MUX(CK_INFRA_MUX_UART2_SEL, "infra_mux_uart2_sel",
+                 infra_mux_uart2_parents, 0x10, 2, 1),
+       INFRA_MUX(CK_INFRA_MUX_SPI0_SEL, "infra_mux_spi0_sel",
+                 infra_mux_spi0_parents, 0x10, 4, 1),
+       INFRA_MUX(CK_INFRA_MUX_SPI1_SEL, "infra_mux_spi1_sel",
+                 infra_mux_spi1_parents, 0x10, 5, 1),
+       INFRA_MUX(CK_INFRA_MUX_SPI2_SEL, "infra_mux_spi2_sel",
+                 infra_mux_spi0_parents, 0x10, 6, 1),
+       INFRA_MUX(CK_INFRA_PWM_SEL, "infra_pwm_sel", infra_pwm_bck_parents,
+                 0x10, 14, 2),
+       INFRA_MUX(CK_INFRA_PWM_CK1_SEL, "infra_pwm_ck1_sel",
+                 infra_pwm_bck_parents, 0x10, 16, 2),
+       INFRA_MUX(CK_INFRA_PWM_CK2_SEL, "infra_pwm_ck2_sel",
+                 infra_pwm_bck_parents, 0x10, 18, 2),
+       INFRA_MUX(CK_INFRA_PWM_CK3_SEL, "infra_pwm_ck3_sel",
+                 infra_pwm_bck_parents, 0x10, 20, 2),
+       INFRA_MUX(CK_INFRA_PWM_CK4_SEL, "infra_pwm_ck4_sel",
+                 infra_pwm_bck_parents, 0x10, 22, 2),
+       INFRA_MUX(CK_INFRA_PWM_CK5_SEL, "infra_pwm_ck5_sel",
+                 infra_pwm_bck_parents, 0x10, 24, 2),
+       INFRA_MUX(CK_INFRA_PWM_CK6_SEL, "infra_pwm_ck6_sel",
+                 infra_pwm_bck_parents, 0x10, 26, 2),
+       INFRA_MUX(CK_INFRA_PWM_CK7_SEL, "infra_pwm_ck7_sel",
+                 infra_pwm_bck_parents, 0x10, 28, 2),
+       INFRA_MUX(CK_INFRA_PWM_CK8_SEL, "infra_pwm_ck8_sel",
+                 infra_pwm_bck_parents, 0x10, 30, 2),
+       INFRA_MUX(CK_INFRA_PCIE_GFMUX_TL_O_P0_SEL,
+                 "infra_pcie_gfmux_tl_o_p0_sel",
+                 infra_pcie_gfmux_tl_ck_o_p0_parents, 0x20, 0, 2),
+       INFRA_MUX(CK_INFRA_PCIE_GFMUX_TL_O_P1_SEL,
+                 "infra_pcie_gfmux_tl_o_p1_sel",
+                 infra_pcie_gfmux_tl_ck_o_p1_parents, 0x20, 2, 2),
+       INFRA_MUX(CK_INFRA_PCIE_GFMUX_TL_O_P2_SEL,
+                 "infra_pcie_gfmux_tl_o_p2_sel",
+                 infra_pcie_gfmux_tl_ck_o_p2_parents, 0x20, 4, 2),
+       INFRA_MUX(CK_INFRA_PCIE_GFMUX_TL_O_P3_SEL,
+                 "infra_pcie_gfmux_tl_o_p3_sel",
+                 infra_pcie_gfmux_tl_ck_o_p3_parents, 0x20, 6, 2),
+};
+
+static const struct mtk_gate_regs infra_0_cg_regs = {
+       .set_ofs = 0x10,
+       .clr_ofs = 0x14,
+       .sta_ofs = 0x18,
+};
+
+static const struct mtk_gate_regs infra_1_cg_regs = {
+       .set_ofs = 0x40,
+       .clr_ofs = 0x44,
+       .sta_ofs = 0x48,
+};
+
+static const struct mtk_gate_regs infra_2_cg_regs = {
+       .set_ofs = 0x50,
+       .clr_ofs = 0x54,
+       .sta_ofs = 0x58,
+};
+
+static const struct mtk_gate_regs infra_3_cg_regs = {
+       .set_ofs = 0x60,
+       .clr_ofs = 0x64,
+       .sta_ofs = 0x68,
+};
+
+#define GATE_INFRA0(_id, _name, _parent, _shift)                               \
+       {                                                                      \
+               .id = _id, .parent = _parent, .regs = &infra_0_cg_regs,        \
+               .shift = _shift,                                               \
+               .flags = CLK_GATE_SETCLR | CLK_PARENT_INFRASYS,                \
+       }
+
+#define GATE_INFRA1(_id, _name, _parent, _shift)                               \
+       {                                                                      \
+               .id = _id, .parent = _parent, .regs = &infra_1_cg_regs,        \
+               .shift = _shift,                                               \
+               .flags = CLK_GATE_SETCLR | CLK_PARENT_INFRASYS,                \
+       }
+
+#define GATE_INFRA2(_id, _name, _parent, _shift)                               \
+       {                                                                      \
+               .id = _id, .parent = _parent, .regs = &infra_2_cg_regs,        \
+               .shift = _shift,                                               \
+               .flags = CLK_GATE_SETCLR | CLK_PARENT_INFRASYS,                \
+       }
+
+#define GATE_INFRA3(_id, _name, _parent, _shift)                               \
+       {                                                                      \
+               .id = _id, .parent = _parent, .regs = &infra_3_cg_regs,        \
+               .shift = _shift,                                               \
+               .flags = CLK_GATE_SETCLR | CLK_PARENT_INFRASYS,                \
+       }
+
+/* INFRA GATE */
+static const struct mtk_gate infracfg_mtk_gates[] = {
+       GATE_INFRA1(CK_INFRA_66M_GPT_BCK, "infra_hf_66m_gpt_bck",
+                   CK_INFRA_66M_MCK, 0),
+       GATE_INFRA1(CK_INFRA_66M_PWM_HCK, "infra_hf_66m_pwm_hck",
+                   CK_INFRA_66M_MCK, 1),
+       GATE_INFRA1(CK_INFRA_66M_PWM_BCK, "infra_hf_66m_pwm_bck",
+                   CK_INFRA_PWM_SEL, 2),
+       GATE_INFRA1(CK_INFRA_66M_PWM_CK1, "infra_hf_66m_pwm_ck1",
+                   CK_INFRA_PWM_CK1_SEL, 3),
+       GATE_INFRA1(CK_INFRA_66M_PWM_CK2, "infra_hf_66m_pwm_ck2",
+                   CK_INFRA_PWM_CK2_SEL, 4),
+       GATE_INFRA1(CK_INFRA_66M_PWM_CK3, "infra_hf_66m_pwm_ck3",
+                   CK_INFRA_PWM_CK3_SEL, 5),
+       GATE_INFRA1(CK_INFRA_66M_PWM_CK4, "infra_hf_66m_pwm_ck4",
+                   CK_INFRA_PWM_CK4_SEL, 6),
+       GATE_INFRA1(CK_INFRA_66M_PWM_CK5, "infra_hf_66m_pwm_ck5",
+                   CK_INFRA_PWM_CK5_SEL, 7),
+       GATE_INFRA1(CK_INFRA_66M_PWM_CK6, "infra_hf_66m_pwm_ck6",
+                   CK_INFRA_PWM_CK6_SEL, 8),
+       GATE_INFRA1(CK_INFRA_66M_PWM_CK7, "infra_hf_66m_pwm_ck7",
+                   CK_INFRA_PWM_CK7_SEL, 9),
+       GATE_INFRA1(CK_INFRA_66M_PWM_CK8, "infra_hf_66m_pwm_ck8",
+                   CK_INFRA_PWM_CK8_SEL, 10),
+       GATE_INFRA1(CK_INFRA_133M_CQDMA_BCK, "infra_hf_133m_cqdma_bck",
+                   CK_INFRA_133M_MCK, 12),
+       GATE_INFRA1(CK_INFRA_66M_AUD_SLV_BCK, "infra_66m_aud_slv_bck",
+                   CK_INFRA_66M_PHCK, 13),
+       GATE_INFRA1(CK_INFRA_AUD_26M, "infra_f_faud_26m", CK_INFRA_CK_F26M, 14),
+       GATE_INFRA1(CK_INFRA_AUD_L, "infra_f_faud_l", CK_INFRA_FAUD_L_O, 15),
+       GATE_INFRA1(CK_INFRA_AUD_AUD, "infra_f_aud_aud", CK_INFRA_FAUD_AUD_O,
+                   16),
+       GATE_INFRA1(CK_INFRA_AUD_EG2, "infra_f_faud_eg2", CK_INFRA_FAUD_EG2_O,
+                   18),
+       GATE_INFRA1(CK_INFRA_DRAMC_F26M, "infra_dramc_f26m", CK_INFRA_CK_F26M,
+                   19),
+       GATE_INFRA1(CK_INFRA_133M_DBG_ACKM, "infra_hf_133m_dbg_ackm",
+                   CK_INFRA_133M_MCK, 20),
+       GATE_INFRA1(CK_INFRA_66M_AP_DMA_BCK, "infra_66m_ap_dma_bck",
+                   CK_INFRA_66M_MCK, 21),
+       GATE_INFRA1(CK_INFRA_66M_SEJ_BCK, "infra_hf_66m_sej_bck",
+                   CK_INFRA_66M_MCK, 29),
+       GATE_INFRA1(CK_INFRA_PRE_CK_SEJ_F13M, "infra_pre_ck_sej_f13m",
+                   CK_INFRA_CK_F26M, 30),
+       GATE_INFRA1(CK_INFRA_66M_TRNG, "infra_hf_66m_trng", CK_INFRA_PERI_66M_O,
+                   31),
+       GATE_INFRA2(CK_INFRA_26M_THERM_SYSTEM, "infra_hf_26m_therm_system",
+                   CK_INFRA_CK_F26M, 0),
+       GATE_INFRA2(CK_INFRA_I2C_BCK, "infra_i2c_bck", CK_INFRA_I2C_O, 1),
+       GATE_INFRA2(CK_INFRA_66M_UART0_PCK, "infra_hf_66m_uart0_pck",
+                   CK_INFRA_66M_MCK, 3),
+       GATE_INFRA2(CK_INFRA_66M_UART1_PCK, "infra_hf_66m_uart1_pck",
+                   CK_INFRA_66M_MCK, 4),
+       GATE_INFRA2(CK_INFRA_66M_UART2_PCK, "infra_hf_66m_uart2_pck",
+                   CK_INFRA_66M_MCK, 5),
+       GATE_INFRA2(CK_INFRA_52M_UART0_CK, "infra_f_52m_uart0",
+                   CK_INFRA_MUX_UART0_SEL, 3),
+       GATE_INFRA2(CK_INFRA_52M_UART1_CK, "infra_f_52m_uart1",
+                   CK_INFRA_MUX_UART1_SEL, 4),
+       GATE_INFRA2(CK_INFRA_52M_UART2_CK, "infra_f_52m_uart2",
+                   CK_INFRA_MUX_UART2_SEL, 5),
+       GATE_INFRA2(CK_INFRA_NFI, "infra_f_fnfi", CK_INFRA_NFI_O, 9),
+       GATE_INFRA2(CK_INFRA_SPINFI, "infra_f_fspinfi", CK_INFRA_SPINFI_O, 10),
+       GATE_INFRA2(CK_INFRA_66M_NFI_HCK, "infra_hf_66m_nfi_hck",
+                   CK_INFRA_66M_MCK, 11),
+       GATE_INFRA2(CK_INFRA_104M_SPI0, "infra_hf_104m_spi0",
+                   CK_INFRA_MUX_SPI0_SEL, 12),
+       GATE_INFRA2(CK_INFRA_104M_SPI1, "infra_hf_104m_spi1",
+                   CK_INFRA_MUX_SPI1_SEL, 13),
+       GATE_INFRA2(CK_INFRA_104M_SPI2_BCK, "infra_hf_104m_spi2_bck",
+                   CK_INFRA_MUX_SPI2_SEL, 14),
+       GATE_INFRA2(CK_INFRA_66M_SPI0_HCK, "infra_hf_66m_spi0_hck",
+                   CK_INFRA_66M_MCK, 15),
+       GATE_INFRA2(CK_INFRA_66M_SPI1_HCK, "infra_hf_66m_spi1_hck",
+                   CK_INFRA_66M_MCK, 16),
+       GATE_INFRA2(CK_INFRA_66M_SPI2_HCK, "infra_hf_66m_spi2_hck",
+                   CK_INFRA_66M_MCK, 17),
+       GATE_INFRA2(CK_INFRA_66M_FLASHIF_AXI, "infra_hf_66m_flashif_axi",
+                   CK_INFRA_66M_MCK, 18),
+       GATE_INFRA2(CK_INFRA_RTC, "infra_f_frtc", CK_INFRA_LB_MUX_FRTC, 19),
+       GATE_INFRA2(CK_INFRA_26M_ADC_BCK, "infra_f_26m_adc_bck",
+                   CK_INFRA_F26M_O1, 20),
+       GATE_INFRA2(CK_INFRA_RC_ADC, "infra_f_frc_adc", CK_INFRA_26M_ADC_BCK,
+                   21),
+       GATE_INFRA2(CK_INFRA_MSDC400, "infra_f_fmsdc400", CK_INFRA_FMSDC400_O,
+                   22),
+       GATE_INFRA2(CK_INFRA_MSDC2_HCK, "infra_f_fmsdc2_hck",
+                   CK_INFRA_FMSDC2_HCK_OCC, 23),
+       GATE_INFRA2(CK_INFRA_133M_MSDC_0_HCK, "infra_hf_133m_msdc_0_hck",
+                   CK_INFRA_PERI_133M, 24),
+       GATE_INFRA2(CK_INFRA_66M_MSDC_0_HCK, "infra_66m_msdc_0_hck",
+                   CK_INFRA_66M_PHCK, 25),
+       GATE_INFRA2(CK_INFRA_133M_CPUM_BCK, "infra_hf_133m_cpum_bck",
+                   CK_INFRA_133M_MCK, 26),
+       GATE_INFRA2(CK_INFRA_BIST2FPC, "infra_hf_fbist2fpc", CK_INFRA_NFI_O,
+                   27),
+       GATE_INFRA2(CK_INFRA_I2C_X16W_MCK_CK_P1, "infra_hf_i2c_x16w_mck_ck_p1",
+                   CK_INFRA_133M_MCK, 29),
+       GATE_INFRA2(CK_INFRA_I2C_X16W_PCK_CK_P1, "infra_hf_i2c_x16w_pck_ck_p1",
+                   CK_INFRA_66M_PHCK, 31),
+       GATE_INFRA3(CK_INFRA_133M_USB_HCK, "infra_133m_usb_hck",
+                   CK_INFRA_133M_PHCK, 0),
+       GATE_INFRA3(CK_INFRA_133M_USB_HCK_CK_P1, "infra_133m_usb_hck_ck_p1",
+                   CK_INFRA_133M_PHCK, 1),
+       GATE_INFRA3(CK_INFRA_66M_USB_HCK, "infra_66m_usb_hck",
+                   CK_INFRA_66M_PHCK, 2),
+       GATE_INFRA3(CK_INFRA_66M_USB_HCK_CK_P1, "infra_66m_usb_hck_ck_p1",
+                   CK_INFRA_66M_PHCK, 3),
+       GATE_INFRA3(CK_INFRA_USB_SYS, "infra_usb_sys", CK_INFRA_USB_SYS_O, 4),
+       GATE_INFRA3(CK_INFRA_USB_SYS_CK_P1, "infra_usb_sys_ck_p1",
+                   CK_INFRA_USB_SYS_O_P1, 5),
+       GATE_INFRA3(CK_INFRA_USB_REF, "infra_usb_ref", CK_INFRA_USB_O, 6),
+       GATE_INFRA3(CK_INFRA_USB_CK_P1, "infra_usb_ck_p1", CK_INFRA_USB_O_P1,
+                   7),
+       GATE_INFRA3(CK_INFRA_USB_FRMCNT, "infra_usb_frmcnt",
+                   CK_INFRA_USB_FRMCNT_O, 8),
+       GATE_INFRA3(CK_INFRA_USB_FRMCNT_CK_P1, "infra_usb_frmcnt_ck_p1",
+                   CK_INFRA_USB_FRMCNT_O_P1, 9),
+       GATE_INFRA3(CK_INFRA_USB_PIPE, "infra_usb_pipe", CK_INFRA_USB_PIPE_O,
+                   10),
+       GATE_INFRA3(CK_INFRA_USB_PIPE_CK_P1, "infra_usb_pipe_ck_p1",
+                   CK_INFRA_USB_PIPE_O_P1, 11),
+       GATE_INFRA3(CK_INFRA_USB_UTMI, "infra_usb_utmi", CK_INFRA_USB_UTMI_O,
+                   12),
+       GATE_INFRA3(CK_INFRA_USB_UTMI_CK_P1, "infra_usb_utmi_ck_p1",
+                   CK_INFRA_USB_UTMI_O_P1, 13),
+       GATE_INFRA3(CK_INFRA_USB_XHCI, "infra_usb_xhci", CK_INFRA_USB_XHCI_O,
+                   14),
+       GATE_INFRA3(CK_INFRA_USB_XHCI_CK_P1, "infra_usb_xhci_ck_p1",
+                   CK_INFRA_USB_XHCI_O_P1, 15),
+       GATE_INFRA3(CK_INFRA_PCIE_GFMUX_TL_P0, "infra_pcie_gfmux_tl_ck_p0",
+                   CK_INFRA_PCIE_GFMUX_TL_O_P0_SEL, 20),
+       GATE_INFRA3(CK_INFRA_PCIE_GFMUX_TL_P1, "infra_pcie_gfmux_tl_ck_p1",
+                   CK_INFRA_PCIE_GFMUX_TL_O_P1_SEL, 21),
+       GATE_INFRA3(CK_INFRA_PCIE_GFMUX_TL_P2, "infra_pcie_gfmux_tl_ck_p2",
+                   CK_INFRA_PCIE_GFMUX_TL_O_P2_SEL, 22),
+       GATE_INFRA3(CK_INFRA_PCIE_GFMUX_TL_P3, "infra_pcie_gfmux_tl_ck_p3",
+                   CK_INFRA_PCIE_GFMUX_TL_O_P3_SEL, 23),
+       GATE_INFRA3(CK_INFRA_PCIE_PIPE_P0, "infra_pcie_pipe_ck_p0",
+                   CK_INFRA_PCIE_PIPE_OCC_P0, 24),
+       GATE_INFRA3(CK_INFRA_PCIE_PIPE_P1, "infra_pcie_pipe_ck_p1",
+                   CK_INFRA_PCIE_PIPE_OCC_P1, 25),
+       GATE_INFRA3(CK_INFRA_PCIE_PIPE_P2, "infra_pcie_pipe_ck_p2",
+                   CK_INFRA_PCIE_PIPE_OCC_P2, 26),
+       GATE_INFRA3(CK_INFRA_PCIE_PIPE_P3, "infra_pcie_pipe_ck_p3",
+                   CK_INFRA_PCIE_PIPE_OCC_P3, 27),
+       GATE_INFRA3(CK_INFRA_133M_PCIE_CK_P0, "infra_133m_pcie_ck_p0",
+                   CK_INFRA_133M_PHCK, 28),
+       GATE_INFRA3(CK_INFRA_133M_PCIE_CK_P1, "infra_133m_pcie_ck_p1",
+                   CK_INFRA_133M_PHCK, 29),
+       GATE_INFRA3(CK_INFRA_133M_PCIE_CK_P2, "infra_133m_pcie_ck_p2",
+                   CK_INFRA_133M_PHCK, 30),
+       GATE_INFRA3(CK_INFRA_133M_PCIE_CK_P3, "infra_133m_pcie_ck_p3",
+                   CK_INFRA_133M_PHCK, 31),
+       GATE_INFRA0(CK_INFRA_PCIE_PERI_26M_CK_P0,
+                   "infra_pcie_peri_ck_26m_ck_p0", CK_INFRA_F26M_O0, 7),
+       GATE_INFRA0(CK_INFRA_PCIE_PERI_26M_CK_P1,
+                   "infra_pcie_peri_ck_26m_ck_p1", CK_INFRA_F26M_O0, 8),
+       GATE_INFRA0(CK_INFRA_PCIE_PERI_26M_CK_P2,
+                   "infra_pcie_peri_ck_26m_ck_p2", CK_INFRA_F26M_O0, 9),
+       GATE_INFRA0(CK_INFRA_PCIE_PERI_26M_CK_P3,
+                   "infra_pcie_peri_ck_26m_ck_p3", CK_INFRA_F26M_O0, 10),
+};
+
+static const struct mtk_clk_tree mt7988_fixed_pll_clk_tree = {
+       .fdivs_offs = ARRAY_SIZE(apmixedsys_mtk_plls),
+       .fclks = apmixedsys_mtk_plls,
+       .xtal_rate = 40 * MHZ,
+};
+
+static const struct mtk_clk_tree mt7988_topckgen_clk_tree = {
+       .fdivs_offs = CK_TOP_CB_CKSQ_40M,
+       .muxes_offs = CK_TOP_NETSYS_SEL,
+       .fdivs = topckgen_mtk_fixed_factors,
+       .muxes = topckgen_mtk_muxes,
+       .flags = CLK_BYPASS_XTAL,
+       .xtal_rate = 40 * MHZ,
+};
+
+static const struct mtk_clk_tree mt7988_infracfg_clk_tree = {
+       .fdivs_offs = CK_INFRA_CK_F26M,
+       .muxes_offs = CK_INFRA_MUX_UART0_SEL,
+       .fdivs = infracfg_mtk_fixed_factor,
+       .muxes = infracfg_mtk_mux,
+       .flags = CLK_BYPASS_XTAL,
+       .xtal_rate = 40 * MHZ,
+};
+
+static const struct udevice_id mt7988_fixed_pll_compat[] = {
+       { .compatible = "mediatek,mt7988-fixed-plls" },
+       {}
+};
+
+static const struct udevice_id mt7988_topckgen_compat[] = {
+       { .compatible = "mediatek,mt7988-topckgen" },
+       {}
+};
+
+static int mt7988_fixed_pll_probe(struct udevice *dev)
+{
+       return mtk_common_clk_init(dev, &mt7988_fixed_pll_clk_tree);
+}
+
+static int mt7988_topckgen_probe(struct udevice *dev)
+{
+       struct mtk_clk_priv *priv = dev_get_priv(dev);
+
+       priv->base = dev_read_addr_ptr(dev);
+       if (!priv->base)
+               return -ENOENT;
+
+       writel(MT7988_CLK_PDN_EN_WRITE, priv->base + MT7988_CLK_PDN);
+       return mtk_common_clk_init(dev, &mt7988_topckgen_clk_tree);
+}
+
+U_BOOT_DRIVER(mtk_clk_apmixedsys) = {
+       .name = "mt7988-clock-fixed-pll",
+       .id = UCLASS_CLK,
+       .of_match = mt7988_fixed_pll_compat,
+       .probe = mt7988_fixed_pll_probe,
+       .priv_auto = sizeof(struct mtk_clk_priv),
+       .ops = &mtk_clk_topckgen_ops,
+       .flags = DM_FLAG_PRE_RELOC,
+};
+
+U_BOOT_DRIVER(mtk_clk_topckgen) = {
+       .name = "mt7988-clock-topckgen",
+       .id = UCLASS_CLK,
+       .of_match = mt7988_topckgen_compat,
+       .probe = mt7988_topckgen_probe,
+       .priv_auto = sizeof(struct mtk_clk_priv),
+       .ops = &mtk_clk_topckgen_ops,
+       .flags = DM_FLAG_PRE_RELOC,
+};
+
+static const struct udevice_id mt7988_infracfg_compat[] = {
+       { .compatible = "mediatek,mt7988-infracfg" },
+       {}
+};
+
+static const struct udevice_id mt7988_infracfg_ao_cgs_compat[] = {
+       { .compatible = "mediatek,mt7988-infracfg_ao_cgs" },
+       {}
+};
+
+static int mt7988_infracfg_probe(struct udevice *dev)
+{
+       return mtk_common_clk_init(dev, &mt7988_infracfg_clk_tree);
+}
+
+static int mt7988_infracfg_ao_cgs_probe(struct udevice *dev)
+{
+       return mtk_common_clk_gate_init(dev, &mt7988_infracfg_clk_tree,
+                                       infracfg_mtk_gates);
+}
+
+U_BOOT_DRIVER(mtk_clk_infracfg) = {
+       .name = "mt7988-clock-infracfg",
+       .id = UCLASS_CLK,
+       .of_match = mt7988_infracfg_compat,
+       .probe = mt7988_infracfg_probe,
+       .priv_auto = sizeof(struct mtk_clk_priv),
+       .ops = &mtk_clk_infrasys_ops,
+       .flags = DM_FLAG_PRE_RELOC,
+};
+
+U_BOOT_DRIVER(mtk_clk_infracfg_ao_cgs) = {
+       .name = "mt7988-clock-infracfg_ao_cgs",
+       .id = UCLASS_CLK,
+       .of_match = mt7988_infracfg_ao_cgs_compat,
+       .probe = mt7988_infracfg_ao_cgs_probe,
+       .priv_auto = sizeof(struct mtk_cg_priv),
+       .ops = &mtk_clk_gate_ops,
+       .flags = DM_FLAG_PRE_RELOC,
+};
+
+/* ETHDMA */
+
+static const struct mtk_gate_regs ethdma_cg_regs = {
+       .set_ofs = 0x30,
+       .clr_ofs = 0x30,
+       .sta_ofs = 0x30,
+};
+
+#define GATE_ETHDMA(_id, _name, _parent, _shift)                               \
+       {                                                                      \
+               .id = _id, .parent = _parent, .regs = &ethdma_cg_regs,         \
+               .shift = _shift,                                               \
+               .flags = CLK_GATE_NO_SETCLR_INV | CLK_PARENT_TOPCKGEN,         \
+       }
+
+static const struct mtk_gate ethdma_mtk_gate[] = {
+       GATE_ETHDMA(CK_ETHDMA_FE_EN, "ethdma_fe_en", CK_TOP_NETSYS_2X, 6),
+};
+
+static int mt7988_ethdma_probe(struct udevice *dev)
+{
+       return mtk_common_clk_gate_init(dev, &mt7988_topckgen_clk_tree,
+                                       ethdma_mtk_gate);
+}
+
+static int mt7988_ethdma_bind(struct udevice *dev)
+{
+       int ret = 0;
+
+       if (CONFIG_IS_ENABLED(RESET_MEDIATEK)) {
+               ret = mediatek_reset_bind(dev, MT7988_ETHDMA_RST_CTRL_OFS, 1);
+               if (ret)
+                       debug("Warning: failed to bind reset controller\n");
+       }
+
+       return ret;
+}
+
+static const struct udevice_id mt7988_ethdma_compat[] = {
+       {
+               .compatible = "mediatek,mt7988-ethdma",
+       },
+       {}
+};
+
+U_BOOT_DRIVER(mtk_clk_ethdma) = {
+       .name = "mt7988-clock-ethdma",
+       .id = UCLASS_CLK,
+       .of_match = mt7988_ethdma_compat,
+       .probe = mt7988_ethdma_probe,
+       .bind = mt7988_ethdma_bind,
+       .priv_auto = sizeof(struct mtk_cg_priv),
+       .ops = &mtk_clk_gate_ops,
+};
+
+/* SGMIISYS_0 */
+
+static const struct mtk_gate_regs sgmii0_cg_regs = {
+       .set_ofs = 0xE4,
+       .clr_ofs = 0xE4,
+       .sta_ofs = 0xE4,
+};
+
+#define GATE_SGMII0(_id, _name, _parent, _shift)                               \
+       {                                                                      \
+               .id = _id, .parent = _parent, .regs = &sgmii0_cg_regs,         \
+               .shift = _shift,                                               \
+               .flags = CLK_GATE_NO_SETCLR_INV | CLK_PARENT_TOPCKGEN,         \
+       }
+
+static const struct mtk_gate sgmiisys_0_mtk_gate[] = {
+       /* connect to fake clock, so use CK_TOP_CB_CKSQ_40M as the clock parent */
+       GATE_SGMII0(CK_SGM0_TX_EN, "sgm0_tx_en", CK_TOP_CB_CKSQ_40M, 2),
+       /* connect to fake clock, so use CK_TOP_CB_CKSQ_40M as the clock parent */
+       GATE_SGMII0(CK_SGM0_RX_EN, "sgm0_rx_en", CK_TOP_CB_CKSQ_40M, 3),
+};
+
+static int mt7988_sgmiisys_0_probe(struct udevice *dev)
+{
+       return mtk_common_clk_gate_init(dev, &mt7988_topckgen_clk_tree,
+                                       sgmiisys_0_mtk_gate);
+}
+
+static const struct udevice_id mt7988_sgmiisys_0_compat[] = {
+       {
+               .compatible = "mediatek,mt7988-sgmiisys_0",
+       },
+       {}
+};
+
+U_BOOT_DRIVER(mtk_clk_sgmiisys_0) = {
+       .name = "mt7988-clock-sgmiisys_0",
+       .id = UCLASS_CLK,
+       .of_match = mt7988_sgmiisys_0_compat,
+       .probe = mt7988_sgmiisys_0_probe,
+       .priv_auto = sizeof(struct mtk_cg_priv),
+       .ops = &mtk_clk_gate_ops,
+};
+
+/* SGMIISYS_1 */
+
+static const struct mtk_gate_regs sgmii1_cg_regs = {
+       .set_ofs = 0xE4,
+       .clr_ofs = 0xE4,
+       .sta_ofs = 0xE4,
+};
+
+#define GATE_SGMII1(_id, _name, _parent, _shift)                               \
+       {                                                                      \
+               .id = _id, .parent = _parent, .regs = &sgmii1_cg_regs,         \
+               .shift = _shift,                                               \
+               .flags = CLK_GATE_NO_SETCLR_INV | CLK_PARENT_TOPCKGEN,         \
+       }
+
+static const struct mtk_gate sgmiisys_1_mtk_gate[] = {
+       /* connect to fake clock, so use CK_TOP_CB_CKSQ_40M as the clock parent */
+       GATE_SGMII1(CK_SGM1_TX_EN, "sgm1_tx_en", CK_TOP_CB_CKSQ_40M, 2),
+       /* connect to fake clock, so use CK_TOP_CB_CKSQ_40M as the clock parent */
+       GATE_SGMII1(CK_SGM1_RX_EN, "sgm1_rx_en", CK_TOP_CB_CKSQ_40M, 3),
+};
+
+static int mt7988_sgmiisys_1_probe(struct udevice *dev)
+{
+       return mtk_common_clk_gate_init(dev, &mt7988_topckgen_clk_tree,
+                                       sgmiisys_1_mtk_gate);
+}
+
+static const struct udevice_id mt7988_sgmiisys_1_compat[] = {
+       {
+               .compatible = "mediatek,mt7988-sgmiisys_1",
+       },
+       {}
+};
+
+U_BOOT_DRIVER(mtk_clk_sgmiisys_1) = {
+       .name = "mt7988-clock-sgmiisys_1",
+       .id = UCLASS_CLK,
+       .of_match = mt7988_sgmiisys_1_compat,
+       .probe = mt7988_sgmiisys_1_probe,
+       .priv_auto = sizeof(struct mtk_cg_priv),
+       .ops = &mtk_clk_gate_ops,
+};
+
+/* ETHWARP */
+
+static const struct mtk_gate_regs ethwarp_cg_regs = {
+       .set_ofs = 0x14,
+       .clr_ofs = 0x14,
+       .sta_ofs = 0x14,
+};
+
+#define GATE_ETHWARP(_id, _name, _parent, _shift)                              \
+       {                                                                      \
+               .id = _id, .parent = _parent, .regs = &ethwarp_cg_regs,        \
+               .shift = _shift,                                               \
+               .flags = CLK_GATE_NO_SETCLR_INV | CLK_PARENT_TOPCKGEN,         \
+       }
+
+static const struct mtk_gate ethwarp_mtk_gate[] = {
+       GATE_ETHWARP(CK_ETHWARP_WOCPU2_EN, "ethwarp_wocpu2_en",
+                    CK_TOP_NETSYS_WED_MCU, 13),
+       GATE_ETHWARP(CK_ETHWARP_WOCPU1_EN, "ethwarp_wocpu1_en",
+                    CK_TOP_NETSYS_WED_MCU, 14),
+       GATE_ETHWARP(CK_ETHWARP_WOCPU0_EN, "ethwarp_wocpu0_en",
+                    CK_TOP_NETSYS_WED_MCU, 15),
+};
+
+static int mt7988_ethwarp_probe(struct udevice *dev)
+{
+       return mtk_common_clk_gate_init(dev, &mt7988_topckgen_clk_tree,
+                                       ethwarp_mtk_gate);
+}
+
+static int mt7988_ethwarp_bind(struct udevice *dev)
+{
+       int ret = 0;
+
+       if (CONFIG_IS_ENABLED(RESET_MEDIATEK)) {
+               ret = mediatek_reset_bind(dev, MT7988_ETHWARP_RST_CTRL_OFS, 2);
+               if (ret)
+                       debug("Warning: failed to bind reset controller\n");
+       }
+
+       return ret;
+}
+
+static const struct udevice_id mt7988_ethwarp_compat[] = {
+       {
+               .compatible = "mediatek,mt7988-ethwarp",
+       },
+       {}
+};
+
+U_BOOT_DRIVER(mtk_clk_ethwarp) = {
+       .name = "mt7988-clock-ethwarp",
+       .id = UCLASS_CLK,
+       .of_match = mt7988_ethwarp_compat,
+       .probe = mt7988_ethwarp_probe,
+       .bind = mt7988_ethwarp_bind,
+       .priv_auto = sizeof(struct mtk_cg_priv),
+       .ops = &mtk_clk_gate_ops,
+};
diff --git a/include/dt-bindings/clock/mt7988-clk.h b/include/dt-bindings/clock/mt7988-clk.h
new file mode 100644 (file)
index 0000000..5c21bf6
--- /dev/null
@@ -0,0 +1,349 @@
+/* SPDX-License-Identifier: GPL-2.0 */
+/*
+ * Copyright (C) 2022 MediaTek Inc. All rights reserved.
+ *
+ * Author: Sam Shih <sam.shih@mediatek.com>
+ */
+
+#ifndef _DT_BINDINGS_CLK_MT7988_H
+#define _DT_BINDINGS_CLK_MT7988_H
+
+/* INFRACFG */
+/* mtk_fixed_factor */
+#define CK_INFRA_CK_F26M         0
+#define CK_INFRA_PWM_O           1
+#define CK_INFRA_PCIE_OCC_P0     2
+#define CK_INFRA_PCIE_OCC_P1     3
+#define CK_INFRA_PCIE_OCC_P2     4
+#define CK_INFRA_PCIE_OCC_P3     5
+#define CK_INFRA_133M_HCK        6
+#define CK_INFRA_133M_PHCK       7
+#define CK_INFRA_66M_PHCK        8
+#define CK_INFRA_FAUD_L_O        9
+#define CK_INFRA_FAUD_AUD_O      10
+#define CK_INFRA_FAUD_EG2_O      11
+#define CK_INFRA_I2C_O           12
+#define CK_INFRA_UART_O0         13
+#define CK_INFRA_UART_O1         14
+#define CK_INFRA_UART_O2         15
+#define CK_INFRA_NFI_O           16
+#define CK_INFRA_SPINFI_O        17
+#define CK_INFRA_SPI0_O                  18
+#define CK_INFRA_SPI1_O                  19
+#define CK_INFRA_LB_MUX_FRTC     20
+#define CK_INFRA_FRTC            21
+#define CK_INFRA_FMSDC400_O      22
+#define CK_INFRA_FMSDC2_HCK_OCC          23
+#define CK_INFRA_PERI_133M       24
+#define CK_INFRA_USB_O           25
+#define CK_INFRA_USB_O_P1        26
+#define CK_INFRA_USB_FRMCNT_O    27
+#define CK_INFRA_USB_FRMCNT_O_P1  28
+#define CK_INFRA_USB_XHCI_O      29
+#define CK_INFRA_USB_XHCI_O_P1   30
+#define CK_INFRA_USB_PIPE_O      31
+#define CK_INFRA_USB_PIPE_O_P1   32
+#define CK_INFRA_USB_UTMI_O      33
+#define CK_INFRA_USB_UTMI_O_P1   34
+#define CK_INFRA_PCIE_PIPE_OCC_P0 35
+#define CK_INFRA_PCIE_PIPE_OCC_P1 36
+#define CK_INFRA_PCIE_PIPE_OCC_P2 37
+#define CK_INFRA_PCIE_PIPE_OCC_P3 38
+#define CK_INFRA_F26M_O0         39
+#define CK_INFRA_F26M_O1         40
+#define CK_INFRA_133M_MCK        41
+#define CK_INFRA_66M_MCK         42
+#define CK_INFRA_PERI_66M_O      43
+#define CK_INFRA_USB_SYS_O       44
+#define CK_INFRA_USB_SYS_O_P1    45
+
+/* INFRACFG_AO */
+#define GATE_OFFSET 65
+/* mtk_mux */
+#define CK_INFRA_MUX_UART0_SEL         46 /* Linux CLK ID (0) */
+#define CK_INFRA_MUX_UART1_SEL         47 /* Linux CLK ID (1) */
+#define CK_INFRA_MUX_UART2_SEL         48 /* Linux CLK ID (2) */
+#define CK_INFRA_MUX_SPI0_SEL          49 /* Linux CLK ID (3) */
+#define CK_INFRA_MUX_SPI1_SEL          50 /* Linux CLK ID (4) */
+#define CK_INFRA_MUX_SPI2_SEL          51 /* Linux CLK ID (5) */
+#define CK_INFRA_PWM_SEL               52 /* Linux CLK ID (6) */
+#define CK_INFRA_PWM_CK1_SEL           53 /* Linux CLK ID (7) */
+#define CK_INFRA_PWM_CK2_SEL           54 /* Linux CLK ID (8) */
+#define CK_INFRA_PWM_CK3_SEL           55 /* Linux CLK ID (9) */
+#define CK_INFRA_PWM_CK4_SEL           56 /* Linux CLK ID (10) */
+#define CK_INFRA_PWM_CK5_SEL           57 /* Linux CLK ID (11) */
+#define CK_INFRA_PWM_CK6_SEL           58 /* Linux CLK ID (12) */
+#define CK_INFRA_PWM_CK7_SEL           59 /* Linux CLK ID (13) */
+#define CK_INFRA_PWM_CK8_SEL           60 /* Linux CLK ID (14) */
+#define CK_INFRA_PCIE_GFMUX_TL_O_P0_SEL 61 /* Linux CLK ID (15) */
+#define CK_INFRA_PCIE_GFMUX_TL_O_P1_SEL 62 /* Linux CLK ID (16) */
+#define CK_INFRA_PCIE_GFMUX_TL_O_P2_SEL 63 /* Linux CLK ID (17) */
+#define CK_INFRA_PCIE_GFMUX_TL_O_P3_SEL 64 /* Linux CLK ID (18) */
+/* mtk_gate */
+#define CK_INFRA_66M_GPT_BCK        (65 - GATE_OFFSET) /* Linux CLK ID (19) */
+#define CK_INFRA_66M_PWM_HCK        (66 - GATE_OFFSET) /* Linux CLK ID (20) */
+#define CK_INFRA_66M_PWM_BCK        (67 - GATE_OFFSET) /* Linux CLK ID (21) */
+#define CK_INFRA_66M_PWM_CK1        (68 - GATE_OFFSET) /* Linux CLK ID (22) */
+#define CK_INFRA_66M_PWM_CK2        (69 - GATE_OFFSET) /* Linux CLK ID (23) */
+#define CK_INFRA_66M_PWM_CK3        (70 - GATE_OFFSET) /* Linux CLK ID (24) */
+#define CK_INFRA_66M_PWM_CK4        (71 - GATE_OFFSET) /* Linux CLK ID (25) */
+#define CK_INFRA_66M_PWM_CK5        (72 - GATE_OFFSET) /* Linux CLK ID (26) */
+#define CK_INFRA_66M_PWM_CK6        (73 - GATE_OFFSET) /* Linux CLK ID (27) */
+#define CK_INFRA_66M_PWM_CK7        (74 - GATE_OFFSET) /* Linux CLK ID (28) */
+#define CK_INFRA_66M_PWM_CK8        (75 - GATE_OFFSET) /* Linux CLK ID (29) */
+#define CK_INFRA_133M_CQDMA_BCK             (76 - GATE_OFFSET) /* Linux CLK ID (30) */
+#define CK_INFRA_66M_AUD_SLV_BCK     (77 - GATE_OFFSET) /* Linux CLK ID (31) */
+#define CK_INFRA_AUD_26M            (78 - GATE_OFFSET) /* Linux CLK ID (32) */
+#define CK_INFRA_AUD_L              (79 - GATE_OFFSET) /* Linux CLK ID (33) */
+#define CK_INFRA_AUD_AUD            (80 - GATE_OFFSET) /* Linux CLK ID (34) */
+#define CK_INFRA_AUD_EG2            (81 - GATE_OFFSET) /* Linux CLK ID (35) */
+#define CK_INFRA_DRAMC_F26M         (82 - GATE_OFFSET) /* Linux CLK ID (36) */
+#define CK_INFRA_133M_DBG_ACKM      (83 - GATE_OFFSET) /* Linux CLK ID (37) */
+#define CK_INFRA_66M_AP_DMA_BCK             (84 - GATE_OFFSET) /* Linux CLK ID (38) */
+#define CK_INFRA_66M_SEJ_BCK        (85 - GATE_OFFSET) /* Linux CLK ID (39) */
+#define CK_INFRA_PRE_CK_SEJ_F13M     (86 - GATE_OFFSET) /* Linux CLK ID (40) */
+#define CK_INFRA_66M_TRNG           (87 - GATE_OFFSET) /* Linux CLK ID (41) */
+#define CK_INFRA_26M_THERM_SYSTEM    (88 - GATE_OFFSET) /* Linux CLK ID (42) */
+#define CK_INFRA_I2C_BCK            (89 - GATE_OFFSET) /* Linux CLK ID (43) */
+#define CK_INFRA_66M_UART0_PCK      (90 - GATE_OFFSET) /* Linux CLK ID (44) */
+#define CK_INFRA_66M_UART1_PCK      (91 - GATE_OFFSET) /* Linux CLK ID (45) */
+#define CK_INFRA_66M_UART2_PCK      (92 - GATE_OFFSET) /* Linux CLK ID (46) */
+#define CK_INFRA_52M_UART0_CK       (93 - GATE_OFFSET) /* Linux CLK ID (47) */
+#define CK_INFRA_52M_UART1_CK       (94 - GATE_OFFSET) /* Linux CLK ID (48) */
+#define CK_INFRA_52M_UART2_CK       (95 - GATE_OFFSET) /* Linux CLK ID (49) */
+#define CK_INFRA_NFI                (96 - GATE_OFFSET) /* Linux CLK ID (50) */
+#define CK_INFRA_SPINFI                     (97 - GATE_OFFSET) /* Linux CLK ID (51) */
+#define CK_INFRA_66M_NFI_HCK        (98 - GATE_OFFSET) /* Linux CLK ID (52) */
+#define CK_INFRA_104M_SPI0          (99 - GATE_OFFSET) /* Linux CLK ID (53) */
+#define CK_INFRA_104M_SPI1          (100 - GATE_OFFSET) /* Linux CLK ID (54) */
+#define CK_INFRA_104M_SPI2_BCK      (101 - GATE_OFFSET) /* Linux CLK ID (55) */
+#define CK_INFRA_66M_SPI0_HCK       (102 - GATE_OFFSET) /* Linux CLK ID (56) */
+#define CK_INFRA_66M_SPI1_HCK       (103 - GATE_OFFSET) /* Linux CLK ID (57) */
+#define CK_INFRA_66M_SPI2_HCK       (104 - GATE_OFFSET) /* Linux CLK ID (58) */
+#define CK_INFRA_66M_FLASHIF_AXI     (105 - GATE_OFFSET) /* Linux CLK ID (59) */
+#define CK_INFRA_RTC                (106 - GATE_OFFSET) /* Linux CLK ID (60) */
+#define CK_INFRA_26M_ADC_BCK        (107 - GATE_OFFSET) /* Linux CLK ID (61) */
+#define CK_INFRA_RC_ADC                     (108 - GATE_OFFSET) /* Linux CLK ID (62) */
+#define CK_INFRA_MSDC400            (109 - GATE_OFFSET) /* Linux CLK ID (63) */
+#define CK_INFRA_MSDC2_HCK          (110 - GATE_OFFSET) /* Linux CLK ID (64) */
+#define CK_INFRA_133M_MSDC_0_HCK     (111 - GATE_OFFSET) /* Linux CLK ID (65) */
+#define CK_INFRA_66M_MSDC_0_HCK             (112 - GATE_OFFSET) /* Linux CLK ID (66) */
+#define CK_INFRA_133M_CPUM_BCK      (113 - GATE_OFFSET) /* Linux CLK ID (67) */
+#define CK_INFRA_BIST2FPC           (114 - GATE_OFFSET) /* Linux CLK ID (68) */
+#define CK_INFRA_I2C_X16W_MCK_CK_P1  (115 - GATE_OFFSET) /* Linux CLK ID (69) */
+#define CK_INFRA_I2C_X16W_PCK_CK_P1  (116 - GATE_OFFSET) /* Linux CLK ID (70) */
+#define CK_INFRA_133M_USB_HCK       (117 - GATE_OFFSET) /* Linux CLK ID (71) */
+#define CK_INFRA_133M_USB_HCK_CK_P1  (118 - GATE_OFFSET) /* Linux CLK ID (72) */
+#define CK_INFRA_66M_USB_HCK        (119 - GATE_OFFSET) /* Linux CLK ID (73) */
+#define CK_INFRA_66M_USB_HCK_CK_P1   (120 - GATE_OFFSET) /* Linux CLK ID (74) */
+#define CK_INFRA_USB_SYS            (121 - GATE_OFFSET) /* Linux CLK ID (75) */
+#define CK_INFRA_USB_SYS_CK_P1      (122 - GATE_OFFSET) /* Linux CLK ID (76) */
+#define CK_INFRA_USB_REF            (123 - GATE_OFFSET) /* Linux CLK ID (77) */
+#define CK_INFRA_USB_CK_P1          (124 - GATE_OFFSET) /* Linux CLK ID (78) */
+#define CK_INFRA_USB_FRMCNT         (125 - GATE_OFFSET) /* Linux CLK ID (79) */
+#define CK_INFRA_USB_FRMCNT_CK_P1    (126 - GATE_OFFSET) /* Linux CLK ID (80) */
+#define CK_INFRA_USB_PIPE           (127 - GATE_OFFSET) /* Linux CLK ID (81) */
+#define CK_INFRA_USB_PIPE_CK_P1             (128 - GATE_OFFSET) /* Linux CLK ID (82) */
+#define CK_INFRA_USB_UTMI           (129 - GATE_OFFSET) /* Linux CLK ID (83) */
+#define CK_INFRA_USB_UTMI_CK_P1             (130 - GATE_OFFSET) /* Linux CLK ID (84) */
+#define CK_INFRA_USB_XHCI           (131 - GATE_OFFSET) /* Linux CLK ID (85) */
+#define CK_INFRA_USB_XHCI_CK_P1             (132 - GATE_OFFSET) /* Linux CLK ID (86) */
+#define CK_INFRA_PCIE_GFMUX_TL_P0    (133 - GATE_OFFSET) /* Linux CLK ID (87) */
+#define CK_INFRA_PCIE_GFMUX_TL_P1    (134 - GATE_OFFSET) /* Linux CLK ID (88) */
+#define CK_INFRA_PCIE_GFMUX_TL_P2    (135 - GATE_OFFSET) /* Linux CLK ID (89) */
+#define CK_INFRA_PCIE_GFMUX_TL_P3    (136 - GATE_OFFSET) /* Linux CLK ID (90) */
+#define CK_INFRA_PCIE_PIPE_P0       (137 - GATE_OFFSET) /* Linux CLK ID (91) */
+#define CK_INFRA_PCIE_PIPE_P1       (138 - GATE_OFFSET) /* Linux CLK ID (92) */
+#define CK_INFRA_PCIE_PIPE_P2       (139 - GATE_OFFSET) /* Linux CLK ID (93) */
+#define CK_INFRA_PCIE_PIPE_P3       (140 - GATE_OFFSET) /* Linux CLK ID (94) */
+#define CK_INFRA_133M_PCIE_CK_P0     (141 - GATE_OFFSET) /* Linux CLK ID (95) */
+#define CK_INFRA_133M_PCIE_CK_P1     (142 - GATE_OFFSET) /* Linux CLK ID (96) */
+#define CK_INFRA_133M_PCIE_CK_P2     (143 - GATE_OFFSET) /* Linux CLK ID (97) */
+#define CK_INFRA_133M_PCIE_CK_P3     (144 - GATE_OFFSET) /* Linux CLK ID (98) */
+#define CK_INFRA_PCIE_PERI_26M_CK_P0 (145 - GATE_OFFSET) /* Linux CLK ID (99) */
+#define CK_INFRA_PCIE_PERI_26M_CK_P1                                           \
+       (146 - GATE_OFFSET) /* Linux CLK ID (100) */
+#define CK_INFRA_PCIE_PERI_26M_CK_P2                                           \
+       (147 - GATE_OFFSET) /* Linux CLK ID (101) */
+#define CK_INFRA_PCIE_PERI_26M_CK_P3                                           \
+       (148 - GATE_OFFSET) /* Linux CLK ID (102) */
+
+/* TOPCKGEN */
+/* mtk_fixed_factor */
+#define CK_TOP_CB_CKSQ_40M    0 /* Linux CLK ID (74) */
+#define CK_TOP_CB_M_416M      1 /* Linux CLK ID (75) */
+#define CK_TOP_CB_M_D2       2 /* Linux CLK ID (76) */
+#define CK_TOP_M_D3_D2       3 /* Linux CLK ID (77) */
+#define CK_TOP_CB_M_D4       4 /* Linux CLK ID (78) */
+#define CK_TOP_CB_M_D8       5 /* Linux CLK ID (79) */
+#define CK_TOP_M_D8_D2       6 /* Linux CLK ID (80) */
+#define CK_TOP_CB_MM_720M     7 /* Linux CLK ID (81) */
+#define CK_TOP_CB_MM_D2              8 /* Linux CLK ID (82) */
+#define CK_TOP_CB_MM_D3_D5    9 /* Linux CLK ID (83) */
+#define CK_TOP_CB_MM_D4              10 /* Linux CLK ID (84) */
+#define CK_TOP_MM_D6_D2              11 /* Linux CLK ID (85) */
+#define CK_TOP_CB_MM_D8              12 /* Linux CLK ID (86) */
+#define CK_TOP_CB_APLL2_196M  13 /* Linux CLK ID (87) */
+#define CK_TOP_CB_APLL2_D4    14 /* Linux CLK ID (88) */
+#define CK_TOP_CB_NET1_D4     15 /* Linux CLK ID (89) */
+#define CK_TOP_CB_NET1_D5     16 /* Linux CLK ID (90) */
+#define CK_TOP_NET1_D5_D2     17 /* Linux CLK ID (91) */
+#define CK_TOP_NET1_D5_D4     18 /* Linux CLK ID (92) */
+#define CK_TOP_CB_NET1_D8     19 /* Linux CLK ID (93) */
+#define CK_TOP_NET1_D8_D2     20 /* Linux CLK ID (94) */
+#define CK_TOP_NET1_D8_D4     21 /* Linux CLK ID (95) */
+#define CK_TOP_NET1_D8_D8     22 /* Linux CLK ID (96) */
+#define CK_TOP_NET1_D8_D16    23 /* Linux CLK ID (97) */
+#define CK_TOP_CB_NET2_800M   24 /* Linux CLK ID (98) */
+#define CK_TOP_CB_NET2_D2     25 /* Linux CLK ID (99) */
+#define CK_TOP_CB_NET2_D4     26 /* Linux CLK ID (100) */
+#define CK_TOP_NET2_D4_D4     27 /* Linux CLK ID (101) */
+#define CK_TOP_NET2_D4_D8     28 /* Linux CLK ID (102) */
+#define CK_TOP_CB_NET2_D6     29 /* Linux CLK ID (103) */
+#define CK_TOP_CB_NET2_D8     30 /* Linux CLK ID (104) */
+#define CK_TOP_CB_WEDMCU_208M 31 /* Linux CLK ID (105) */
+#define CK_TOP_CB_SGM_325M    32 /* Linux CLK ID (106) */
+#define CK_TOP_CB_NETSYS_850M 33 /* Linux CLK ID (107) */
+#define CK_TOP_CB_MSDC_400M   34 /* Linux CLK ID (108) */
+#define CK_TOP_CKSQ_40M_D2    35 /* Linux CLK ID (109) */
+#define CK_TOP_CB_RTC_32K     36 /* Linux CLK ID (110) */
+#define CK_TOP_CB_RTC_32P7K   37 /* Linux CLK ID (111) */
+#define CK_TOP_INFRA_F32K     38 /* Linux CLK ID (112) */
+#define CK_TOP_CKSQ_SRC              39 /* Linux CLK ID (113) */
+#define CK_TOP_NETSYS_2X      40 /* Linux CLK ID (114) */
+#define CK_TOP_NETSYS_GSW     41 /* Linux CLK ID (115) */
+#define CK_TOP_NETSYS_WED_MCU 42 /* Linux CLK ID (116) */
+#define CK_TOP_EIP197        43 /* Linux CLK ID (117) */
+#define CK_TOP_EMMC_250M      44 /* Linux CLK ID (118) */
+#define CK_TOP_EMMC_400M      45 /* Linux CLK ID (119) */
+#define CK_TOP_SPI           46 /* Linux CLK ID (120) */
+#define CK_TOP_SPIM_MST              47 /* Linux CLK ID (121) */
+#define CK_TOP_NFI1X         48 /* Linux CLK ID (122) */
+#define CK_TOP_SPINFI_BCK     49 /* Linux CLK ID (123) */
+#define CK_TOP_I2C_BCK       50 /* Linux CLK ID (124) */
+#define CK_TOP_USB_SYS       51 /* Linux CLK ID (125) */
+#define CK_TOP_USB_SYS_P1     52 /* Linux CLK ID (126) */
+#define CK_TOP_USB_XHCI              53 /* Linux CLK ID (127) */
+#define CK_TOP_USB_XHCI_P1    54 /* Linux CLK ID (128) */
+#define CK_TOP_USB_FRMCNT     55 /* Linux CLK ID (129) */
+#define CK_TOP_USB_FRMCNT_P1  56 /* Linux CLK ID (130) */
+#define CK_TOP_AUD           57 /* Linux CLK ID (131) */
+#define CK_TOP_A1SYS         58 /* Linux CLK ID (132) */
+#define CK_TOP_AUD_L         59 /* Linux CLK ID (133) */
+#define CK_TOP_A_TUNER       60 /* Linux CLK ID (134) */
+#define CK_TOP_SYSAXI        61 /* Linux CLK ID (135) */
+#define CK_TOP_INFRA_F26M     62 /* Linux CLK ID (136) */
+#define CK_TOP_USB_REF       63 /* Linux CLK ID (137) */
+#define CK_TOP_USB_CK_P1      64 /* Linux CLK ID (138) */
+/* mtk_mux */
+#define CK_TOP_NETSYS_SEL            65 /* Linux CLK ID (0) */
+#define CK_TOP_NETSYS_500M_SEL       66 /* Linux CLK ID (1) */
+#define CK_TOP_NETSYS_2X_SEL         67 /* Linux CLK ID (2) */
+#define CK_TOP_NETSYS_GSW_SEL        68 /* Linux CLK ID (3) */
+#define CK_TOP_ETH_GMII_SEL          69 /* Linux CLK ID (4) */
+#define CK_TOP_NETSYS_MCU_SEL        70 /* Linux CLK ID (5) */
+#define CK_TOP_NETSYS_PAO_2X_SEL      71 /* Linux CLK ID (6) */
+#define CK_TOP_EIP197_SEL            72 /* Linux CLK ID (7) */
+#define CK_TOP_AXI_INFRA_SEL         73 /* Linux CLK ID (8) */
+#define CK_TOP_UART_SEL                      74 /* Linux CLK ID (9) */
+#define CK_TOP_EMMC_250M_SEL         75 /* Linux CLK ID (10) */
+#define CK_TOP_EMMC_400M_SEL         76 /* Linux CLK ID (11) */
+#define CK_TOP_SPI_SEL               77 /* Linux CLK ID (12) */
+#define CK_TOP_SPIM_MST_SEL          78 /* Linux CLK ID (13) */
+#define CK_TOP_NFI1X_SEL             79 /* Linux CLK ID (14) */
+#define CK_TOP_SPINFI_SEL            80 /* Linux CLK ID (15) */
+#define CK_TOP_PWM_SEL               81 /* Linux CLK ID (16) */
+#define CK_TOP_I2C_SEL               82 /* Linux CLK ID (17) */
+#define CK_TOP_PCIE_MBIST_250M_SEL    83 /* Linux CLK ID (18) */
+#define CK_TOP_PEXTP_TL_SEL          84 /* Linux CLK ID (19) */
+#define CK_TOP_PEXTP_TL_P1_SEL       85 /* Linux CLK ID (20) */
+#define CK_TOP_PEXTP_TL_P2_SEL       86 /* Linux CLK ID (21) */
+#define CK_TOP_PEXTP_TL_P3_SEL       87 /* Linux CLK ID (22) */
+#define CK_TOP_USB_SYS_SEL           88 /* Linux CLK ID (23) */
+#define CK_TOP_USB_SYS_P1_SEL        89 /* Linux CLK ID (24) */
+#define CK_TOP_USB_XHCI_SEL          90 /* Linux CLK ID (25) */
+#define CK_TOP_USB_XHCI_P1_SEL       91 /* Linux CLK ID (26) */
+#define CK_TOP_USB_FRMCNT_SEL        92 /* Linux CLK ID (27) */
+#define CK_TOP_USB_FRMCNT_P1_SEL      93 /* Linux CLK ID (28) */
+#define CK_TOP_AUD_SEL               94 /* Linux CLK ID (29) */
+#define CK_TOP_A1SYS_SEL             95 /* Linux CLK ID (30) */
+#define CK_TOP_AUD_L_SEL             96 /* Linux CLK ID (31) */
+#define CK_TOP_A_TUNER_SEL           97 /* Linux CLK ID (32) */
+#define CK_TOP_SSPXTP_SEL            98 /* Linux CLK ID (33) */
+#define CK_TOP_USB_PHY_SEL           99 /* Linux CLK ID (34) */
+#define CK_TOP_USXGMII_SBUS_0_SEL     100 /* Linux CLK ID (35) */
+#define CK_TOP_USXGMII_SBUS_1_SEL     101 /* Linux CLK ID (36) */
+#define CK_TOP_SGM_0_SEL             102 /* Linux CLK ID (37) */
+#define CK_TOP_SGM_SBUS_0_SEL        103 /* Linux CLK ID (38) */
+#define CK_TOP_SGM_1_SEL             104 /* Linux CLK ID (39) */
+#define CK_TOP_SGM_SBUS_1_SEL        105 /* Linux CLK ID (40) */
+#define CK_TOP_XFI_PHY_0_XTAL_SEL     106 /* Linux CLK ID (41) */
+#define CK_TOP_XFI_PHY_1_XTAL_SEL     107 /* Linux CLK ID (42) */
+#define CK_TOP_SYSAXI_SEL            108 /* Linux CLK ID (43) */
+#define CK_TOP_SYSAPB_SEL            109 /* Linux CLK ID (44) */
+#define CK_TOP_ETH_REFCK_50M_SEL      110 /* Linux CLK ID (45) */
+#define CK_TOP_ETH_SYS_200M_SEL              111 /* Linux CLK ID (46) */
+#define CK_TOP_ETH_SYS_SEL           112 /* Linux CLK ID (47) */
+#define CK_TOP_ETH_XGMII_SEL         113 /* Linux CLK ID (48) */
+#define CK_TOP_BUS_TOPS_SEL          114 /* Linux CLK ID (49) */
+#define CK_TOP_NPU_TOPS_SEL          115 /* Linux CLK ID (50) */
+#define CK_TOP_DRAMC_SEL             116 /* Linux CLK ID (51) */
+#define CK_TOP_DRAMC_MD32_SEL        117 /* Linux CLK ID (52) */
+#define CK_TOP_INFRA_F26M_SEL        118 /* Linux CLK ID (53) */
+#define CK_TOP_PEXTP_P0_SEL          119 /* Linux CLK ID (54) */
+#define CK_TOP_PEXTP_P1_SEL          120 /* Linux CLK ID (55) */
+#define CK_TOP_PEXTP_P2_SEL          121 /* Linux CLK ID (56) */
+#define CK_TOP_PEXTP_P3_SEL          122 /* Linux CLK ID (57) */
+#define CK_TOP_DA_XTP_GLB_P0_SEL      123 /* Linux CLK ID (58) */
+#define CK_TOP_DA_XTP_GLB_P1_SEL      124 /* Linux CLK ID (59) */
+#define CK_TOP_DA_XTP_GLB_P2_SEL      125 /* Linux CLK ID (60) */
+#define CK_TOP_DA_XTP_GLB_P3_SEL      126 /* Linux CLK ID (61) */
+#define CK_TOP_CKM_SEL               127 /* Linux CLK ID (62) */
+#define CK_TOP_DA_SELM_XTAL_SEL              128 /* Linux CLK ID (63) */
+#define CK_TOP_PEXTP_SEL             129 /* Linux CLK ID (64) */
+#define CK_TOP_TOPS_P2_26M_SEL       130 /* Linux CLK ID (65) */
+#define CK_TOP_MCUSYS_BACKUP_625M_SEL 131 /* Linux CLK ID (66) */
+#define CK_TOP_NETSYS_SYNC_250M_SEL   132 /* Linux CLK ID (67) */
+#define CK_TOP_MACSEC_SEL            133 /* Linux CLK ID (68) */
+#define CK_TOP_NETSYS_TOPS_400M_SEL   134 /* Linux CLK ID (69) */
+#define CK_TOP_NETSYS_PPEFB_250M_SEL  135 /* Linux CLK ID (70) */
+#define CK_TOP_NETSYS_WARP_SEL       136 /* Linux CLK ID (71) */
+#define CK_TOP_ETH_MII_SEL           137 /* Linux CLK ID (72) */
+#define CK_TOP_CK_NPU_SEL_CM_TOPS_SEL 138 /* Linux CLK ID (73) */
+
+/* APMIXEDSYS */
+/* mtk_pll_data */
+#define CK_APMIXED_NETSYSPLL  0
+#define CK_APMIXED_MPLL              1
+#define CK_APMIXED_MMPLL      2
+#define CK_APMIXED_APLL2      3
+#define CK_APMIXED_NET1PLL    4
+#define CK_APMIXED_NET2PLL    5
+#define CK_APMIXED_WEDMCUPLL  6
+#define CK_APMIXED_SGMPLL     7
+#define CK_APMIXED_ARM_B      8
+#define CK_APMIXED_CCIPLL2_B  9
+#define CK_APMIXED_USXGMIIPLL 10
+#define CK_APMIXED_MSDCPLL    11
+
+/* ETHSYS ETH DMA  */
+/* mtk_gate */
+#define CK_ETHDMA_FE_EN 0
+
+/* SGMIISYS_0 */
+/* mtk_gate */
+#define CK_SGM0_TX_EN 0
+#define CK_SGM0_RX_EN 1
+
+/* SGMIISYS_1 */
+/* mtk_gate */
+#define CK_SGM1_TX_EN 0
+#define CK_SGM1_RX_EN 1
+
+/* ETHWARP */
+/* mtk_gate */
+#define CK_ETHWARP_WOCPU2_EN 0
+#define CK_ETHWARP_WOCPU1_EN 1
+#define CK_ETHWARP_WOCPU0_EN 2
+
+#endif /* _DT_BINDINGS_CLK_MT7988_H */