]> git.dujemihanovic.xyz Git - u-boot.git/commitdiff
arm64: zynqmp: Fix m-a2197-01 DT based on latest schematics
authorMichal Simek <michal.simek@xilinx.com>
Fri, 28 Jun 2019 11:52:09 +0000 (13:52 +0200)
committerMichal Simek <michal.simek@xilinx.com>
Thu, 24 Oct 2019 11:37:01 +0000 (13:37 +0200)
Remove some FIXMEs and align it with latest schematics.

Signed-off-by: Michal Simek <michal.simek@xilinx.com>
arch/arm/dts/zynqmp-m-a2197-01-revA.dts

index 9bb4da6d99207e87c10e36860487d31f0137c0e5..e295bac128cb7f1d12963b9b017b041581b66288 100644 (file)
                reg = <0x51>;
        };
 
-       i2c-mux@74 { /* u35 */
+       i2c-mux@74 { /* u47 */
                compatible = "nxp,pca9548";
                #address-cells = <1>;
                #size-cells = <0>;
                                };
                        };
                };
-               i2c@1 { /* UTIL_PMBUS - FIXME incorrect schematics */
-                       #address-cells = <1>;
-                       #size-cells = <0>;
-                       /* reg = <1>; */
-               };
                i2c@2 { /* C0_LP4 */
                        #address-cells = <1>;
                        #size-cells = <0>;
                        reg = <2>;
-                       si570_c0_lp4: clock-generator@5d { /* u10 */
+                       si570_c0_lp4: clock-generator@55 { /* u10 */
                                #clock-cells = <0>;
                                compatible = "silabs,si570";
-                               reg = <0x5d>; /* FIXME addr */
+                               reg = <0x55>;
                                temperature-stability = <50>;
                                factory-fout = <30000000>;
                                clock-frequency = <30000000>;
                        #address-cells = <1>;
                        #size-cells = <0>;
                        reg = <4>;
-                       si570_c2_lp4: clock-generator@5d { /* u10 */
+                       si570_c2_lp4: clock-generator@55 { /* u10 */
                                #clock-cells = <0>;
                                compatible = "silabs,si570";
-                               reg = <0x5d>; /* FIXME addr */
+                               reg = <0x55>;
                                temperature-stability = <50>;
                                factory-fout = <30000000>;
                                clock-frequency = <30000000>;
                        #address-cells = <1>;
                        #size-cells = <0>;
                        reg = <5>;
-                       si570_c3_lp4: clock-generator@5d { /* u15 */
+                       si570_c3_lp4: clock-generator@55 { /* u15 */
                                #clock-cells = <0>;
                                compatible = "silabs,si570";
-                               reg = <0x5d>; /* FIXME addr */
+                               reg = <0x55>;
                                temperature-stability = <50>;
                                factory-fout = <30000000>;
                                clock-frequency = <30000000>;
                                compatible = "silabs,si570";
                                reg = <0x5d>; /* FIXME addr */
                                temperature-stability = <50>;
-                               factory-fout = <156250000>; /* FIXME every chip can be different - 10MHZ_TO_810MHZ */
-                               clock-frequency = <33333333>;
+                               factory-fout = <156250000>;
+                               clock-frequency = <156250000>;
                                clock-output-names = "HSDP_SI570";
                        };
                };