]> git.dujemihanovic.xyz Git - u-boot.git/commitdiff
nand: brcmnand: add bcm6753 support
authorPhilippe Reynes <philippe.reynes@softathome.com>
Fri, 11 Feb 2022 18:18:36 +0000 (19:18 +0100)
committerTom Rini <trini@konsulko.com>
Mon, 7 Mar 2022 16:36:12 +0000 (11:36 -0500)
This adds the nand support for chipset bcm6753.

Signed-off-by: Philippe Reynes <philippe.reynes@softathome.com>
drivers/mtd/nand/raw/Kconfig
drivers/mtd/nand/raw/brcmnand/Makefile
drivers/mtd/nand/raw/brcmnand/bcm6753_nand.c [new file with mode: 0644]

index 0e826c19298689b3b4b317184c217b4e3184c2aa..1eab21e206481087b90e6e4899395e5a4e251f96 100644 (file)
@@ -91,6 +91,12 @@ config NAND_BRCMNAND_6368
        help
          Enable support for broadcom nand driver on bcm6368.
 
+config NAND_BRCMNAND_6753
+       bool "Support Broadcom NAND controller on bcm6753"
+       depends on NAND_BRCMNAND && ARCH_BCM6753
+       help
+         Enable support for broadcom nand driver on bcm6753.
+
 config NAND_BRCMNAND_68360
        bool "Support Broadcom NAND controller on bcm68360"
        depends on NAND_BRCMNAND && ARCH_BCM68360
index 5d9e7e3f3b51924af69d421bb75c4f6598bf2f72..f46a7edae3219ba250fbb53dde019a5d14a6267e 100644 (file)
@@ -2,6 +2,7 @@
 
 obj-$(CONFIG_NAND_BRCMNAND_6368) += bcm6368_nand.o
 obj-$(CONFIG_NAND_BRCMNAND_63158) += bcm63158_nand.o
+obj-$(CONFIG_NAND_BRCMNAND_6753) += bcm6753_nand.o
 obj-$(CONFIG_NAND_BRCMNAND_68360) += bcm68360_nand.o
 obj-$(CONFIG_NAND_BRCMNAND_6838) += bcm6838_nand.o
 obj-$(CONFIG_NAND_BRCMNAND_6858) += bcm6858_nand.o
diff --git a/drivers/mtd/nand/raw/brcmnand/bcm6753_nand.c b/drivers/mtd/nand/raw/brcmnand/bcm6753_nand.c
new file mode 100644 (file)
index 0000000..feae66e
--- /dev/null
@@ -0,0 +1,124 @@
+// SPDX-License-Identifier: GPL-2.0+
+
+#include <common.h>
+#include <asm/io.h>
+#include <memalign.h>
+#include <nand.h>
+#include <linux/bitops.h>
+#include <linux/errno.h>
+#include <linux/io.h>
+#include <linux/ioport.h>
+#include <dm.h>
+
+#include "brcmnand.h"
+
+struct bcm6753_nand_soc {
+       struct brcmnand_soc soc;
+       void __iomem *base;
+};
+
+#define BCM6753_NAND_INT               0x00
+#define BCM6753_NAND_STATUS_SHIFT      0
+#define BCM6753_NAND_STATUS_MASK       (0xfff << BCM6753_NAND_STATUS_SHIFT)
+
+#define BCM6753_NAND_INT_EN            0x04
+#define BCM6753_NAND_ENABLE_SHIFT      0
+#define BCM6753_NAND_ENABLE_MASK       (0xffff << BCM6753_NAND_ENABLE_SHIFT)
+
+enum {
+       BCM6753_NP_READ         = BIT(0),
+       BCM6753_BLOCK_ERASE     = BIT(1),
+       BCM6753_COPY_BACK       = BIT(2),
+       BCM6753_PAGE_PGM        = BIT(3),
+       BCM6753_CTRL_READY      = BIT(4),
+       BCM6753_DEV_RBPIN       = BIT(5),
+       BCM6753_ECC_ERR_UNC     = BIT(6),
+       BCM6753_ECC_ERR_CORR    = BIT(7),
+};
+
+static bool bcm6753_nand_intc_ack(struct brcmnand_soc *soc)
+{
+       struct bcm6753_nand_soc *priv =
+                       container_of(soc, struct bcm6753_nand_soc, soc);
+       void __iomem *mmio = priv->base + BCM6753_NAND_INT;
+       u32 val = brcmnand_readl(mmio);
+
+       if (val & (BCM6753_CTRL_READY << BCM6753_NAND_STATUS_SHIFT)) {
+               /* Ack interrupt */
+               val &= ~BCM6753_NAND_STATUS_MASK;
+               val |= BCM6753_CTRL_READY << BCM6753_NAND_STATUS_SHIFT;
+               brcmnand_writel(val, mmio);
+               return true;
+       }
+
+       return false;
+}
+
+static void bcm6753_nand_intc_set(struct brcmnand_soc *soc, bool en)
+{
+       struct bcm6753_nand_soc *priv =
+                       container_of(soc, struct bcm6753_nand_soc, soc);
+       void __iomem *mmio = priv->base + BCM6753_NAND_INT_EN;
+       u32 val = brcmnand_readl(mmio);
+
+       /* Don't ack any interrupts */
+       val &= ~BCM6753_NAND_STATUS_MASK;
+
+       if (en)
+               val |= BCM6753_CTRL_READY << BCM6753_NAND_ENABLE_SHIFT;
+       else
+               val &= ~(BCM6753_CTRL_READY << BCM6753_NAND_ENABLE_SHIFT);
+
+       brcmnand_writel(val, mmio);
+}
+
+static int bcm6753_nand_probe(struct udevice *dev)
+{
+       struct udevice *pdev = dev;
+       struct bcm6753_nand_soc *priv = dev_get_priv(dev);
+       struct brcmnand_soc *soc;
+       struct resource res;
+
+       soc = &priv->soc;
+
+       dev_read_resource_byname(pdev, "nand-int-base", &res);
+       priv->base = devm_ioremap(dev, res.start, resource_size(&res));
+       if (IS_ERR(priv->base))
+               return PTR_ERR(priv->base);
+
+       soc->ctlrdy_ack = bcm6753_nand_intc_ack;
+       soc->ctlrdy_set_enabled = bcm6753_nand_intc_set;
+
+       /* Disable and ack all interrupts  */
+       brcmnand_writel(0, priv->base + BCM6753_NAND_INT_EN);
+       brcmnand_writel(0, priv->base + BCM6753_NAND_INT);
+
+       return brcmnand_probe(pdev, soc);
+}
+
+static const struct udevice_id bcm6753_nand_dt_ids[] = {
+       {
+               .compatible = "brcm,nand-bcm6753",
+       },
+       { /* sentinel */ }
+};
+
+U_BOOT_DRIVER(bcm6753_nand) = {
+       .name = "bcm6753-nand",
+       .id = UCLASS_MTD,
+       .of_match = bcm6753_nand_dt_ids,
+       .probe = bcm6753_nand_probe,
+       .priv_auto = sizeof(struct bcm6753_nand_soc),
+};
+
+void board_nand_init(void)
+{
+       struct udevice *dev;
+       int ret;
+
+       ret = uclass_get_device_by_driver(UCLASS_MTD,
+                                         DM_DRIVER_GET(bcm6753_nand), &dev);
+       if (ret && ret != -ENODEV)
+               pr_err("Failed to initialize %s. (error %d)\n", dev->name,
+                      ret);
+}