]> git.dujemihanovic.xyz Git - u-boot.git/commitdiff
imx6: add support for aristainetos2c_cslb board variant
authorHeiko Schocher <hs@denx.de>
Mon, 30 Nov 2020 19:46:03 +0000 (20:46 +0100)
committerStefano Babic <sbabic@denx.de>
Sun, 6 Dec 2020 14:07:06 +0000 (15:07 +0100)
add support for aristainetos2c_cslb board variant.

Signed-off-by: Heiko Schocher <hs@denx.de>
12 files changed:
arch/arm/dts/Makefile
arch/arm/dts/imx6dl-aristainetos2c_cslb_7-u-boot.dtsi [new file with mode: 0644]
arch/arm/dts/imx6dl-aristainetos2c_cslb_7.dts [new file with mode: 0644]
arch/arm/dts/imx6qdl-aristainetos2c_cslb-u-boot.dtsi [new file with mode: 0644]
arch/arm/dts/imx6qdl-aristainetos2c_cslb.dtsi [new file with mode: 0644]
arch/arm/mach-imx/mx6/Kconfig
board/aristainetos/Kconfig
board/aristainetos/MAINTAINERS
board/aristainetos/common/Kconfig
configs/aristainetos2c_defconfig
configs/aristainetos2ccslb_defconfig [new file with mode: 0644]
include/configs/aristainetos2.h

index 457ccfe08ffd8c4afe4c8aae114b0d3c496bd5e2..089dfb73a38dfeb11c9504e5a117a25a7ea39c4e 100644 (file)
@@ -644,6 +644,7 @@ dtb-$(CONFIG_MX53) += imx53-cx9020.dtb \
 ifneq ($(CONFIG_MX6DL)$(CONFIG_MX6QDL)$(CONFIG_MX6S),)
 dtb-y += \
        imx6dl-aristainetos2c_7.dtb \
+       imx6dl-aristainetos2c_cslb_7.dtb \
        imx6dl-brppt2.dtb \
        imx6dl-cubox-i.dtb \
        imx6dl-cubox-i-emmc-som-v15.dtb \
diff --git a/arch/arm/dts/imx6dl-aristainetos2c_cslb_7-u-boot.dtsi b/arch/arm/dts/imx6dl-aristainetos2c_cslb_7-u-boot.dtsi
new file mode 100644 (file)
index 0000000..b069deb
--- /dev/null
@@ -0,0 +1,19 @@
+// SPDX-License-Identifier: GPL-2.0+ or X11
+/*
+ * Copyright (C) 2019 Heiko Schocher <hs@denx.de>
+ */
+
+#include <imx6qdl-aristainetos2c_cslb-u-boot.dtsi>
+/ {
+       vdd_panel_reg: regulator-panel {
+               compatible = "regulator-fixed";
+               regulator-name = "panel_regulator";
+               regulator-min-microvolt = <3300000>;
+               regulator-max-microvolt = <3300000>;
+               regulator-always-on;
+       };
+};
+
+&panel0 {
+       power-supply = <&vdd_panel_reg>;
+};
diff --git a/arch/arm/dts/imx6dl-aristainetos2c_cslb_7.dts b/arch/arm/dts/imx6dl-aristainetos2c_cslb_7.dts
new file mode 100644 (file)
index 0000000..b40ddaf
--- /dev/null
@@ -0,0 +1,16 @@
+// SPDX-License-Identifier: (GPL-2.0)
+/*
+ * support for the imx6 based aristainetos2c cslb board
+ *
+ * Copyright (C) 2019 Heiko Schocher <hs@denx.de>
+ * Copyright (C) 2015 Heiko Schocher <hs@denx.de>
+ *
+ */
+/dts-v1/;
+#include "imx6dl-aristainetos2_7.dtsi"
+#include "imx6qdl-aristainetos2c_cslb.dtsi"
+
+/ {
+       model = "aristainetos2c cslb i.MX6 Dual Lite Board 7";
+       compatible = "fsl,imx6dl";
+};
diff --git a/arch/arm/dts/imx6qdl-aristainetos2c_cslb-u-boot.dtsi b/arch/arm/dts/imx6qdl-aristainetos2c_cslb-u-boot.dtsi
new file mode 100644 (file)
index 0000000..8c2ed70
--- /dev/null
@@ -0,0 +1,77 @@
+// SPDX-License-Identifier: GPL-2.0+ or X11
+/*
+ * Copyright (C) 2019 Heiko Schocher <hs@denx.de>
+ */
+
+/ {
+       chosen {
+               u-boot,dm-pre-reloc;
+               stdout-path = &uart1;
+       };
+
+       wdt-reboot {
+               compatible = "wdt-reboot";
+               wdt = <&wdog1>;
+       };
+};
+
+&uart1 {
+       u-boot,dm-pre-reloc;
+};
+
+&pinctrl_gpio {
+       u-boot,dm-pre-reloc;
+};
+
+&pinctrl_uart1 {
+       u-boot,dm-pre-reloc;
+};
+
+&iomuxc {
+       u-boot,dm-pre-reloc;
+};
+
+&aips1 {
+       u-boot,dm-pre-reloc;
+};
+
+&backlight {
+       pwms = <&pwm1 0 300000>;
+       default-brightness-level = <2>;
+};
+
+/*
+ * allow switching write protect / reset pin by gpio,
+ * because "pinctrl-assert-gpios" from &ecspi1 isn't handled by u-boot
+ */
+&gpio2 {
+       u-boot,dm-pre-reloc;
+
+       wp_spi_nor {
+               gpio-hog;
+               output-high;
+               gpios = <15 GPIO_ACTIVE_HIGH>;
+       };
+
+       reset_spi_nor {
+               gpio-hog;
+               output-high;
+               gpios = <28 GPIO_ACTIVE_HIGH>;
+       };
+};
+
+&gpio4 {
+       u-boot,dm-pre-reloc;
+};
+
+&ecspi1 {
+       u-boot,dm-pre-reloc;
+};
+
+&flash {
+       u-boot,dm-pre-reloc;
+};
+
+&pinctrl_ecspi1 {
+       u-boot,dm-pre-reloc;
+};
diff --git a/arch/arm/dts/imx6qdl-aristainetos2c_cslb.dtsi b/arch/arm/dts/imx6qdl-aristainetos2c_cslb.dtsi
new file mode 100644 (file)
index 0000000..c3724ec
--- /dev/null
@@ -0,0 +1,232 @@
+// SPDX-License-Identifier: (GPL-2.0)
+/*
+ * support for the imx6 based aristainetos2c-cslb board
+ *
+ * Copyright (C) 2019 Heiko Schocher <hs@denx.de>
+ * Copyright (C) 2015 Heiko Schocher <hs@denx.de>
+ *
+ */
+#include <dt-bindings/gpio/gpio.h>
+#include <dt-bindings/clock/imx6qdl-clock.h>
+
+#include "imx6qdl-aristainetos2-common.dtsi"
+
+/ {
+       leds {
+               compatible = "gpio-leds";
+               pinctrl-names = "default";
+               pinctrl-0 = <&pinctrl_gpio>;
+
+               LED_blue {
+                       label = "led_blue";
+                       gpios = <&gpio2 29 GPIO_ACTIVE_HIGH>;
+               };
+
+               LED_green {
+                       label = "led_green";
+                       gpios = <&gpio5 4 GPIO_ACTIVE_HIGH>;
+               };
+
+               LED_red {
+                       label = "led_red";
+                       gpios = <&gpio5 0 GPIO_ACTIVE_HIGH>;
+               };
+
+               LED_yellow {
+                       label = "led_yellow";
+                       gpios = <&gpio6 16 GPIO_ACTIVE_HIGH>;
+               };
+
+               LED_blue_2 {
+                       label = "led_blue2";
+                       gpios = <&expander 15 GPIO_ACTIVE_LOW>;
+                       default-state = "off";
+               };
+
+               LED_green_2 {
+                       label = "led_green2";
+                       gpios = <&expander 14 GPIO_ACTIVE_LOW>;
+                       default-state = "off";
+               };
+
+               LED_red_2 {
+                       label = "led_red2";
+                       gpios = <&expander 12 GPIO_ACTIVE_LOW>;
+                       default-state = "off";
+               };
+
+               LED_yellow_2 {
+                       label = "led_yellow2";
+                       gpios = <&expander 13 GPIO_ACTIVE_LOW>;
+                       default-state = "off";
+               };
+
+               LED_ena {
+                       label = "led_ena";
+                       gpios = <&gpio1 25 GPIO_ACTIVE_LOW>;
+               };
+       };
+};
+
+&ecspi1 {
+       fsl,spi-num-chipselects = <3>;
+       cs-gpios = <&gpio2 30 GPIO_ACTIVE_HIGH
+                   &gpio4 10 GPIO_ACTIVE_HIGH
+                   &gpio4 11 GPIO_ACTIVE_HIGH>;
+       pinctrl-names = "default";
+       pinctrl-0 = <&pinctrl_ecspi1>;
+       status = "okay";
+       pinctrl-assert-gpios = <&gpio2 28 GPIO_ACTIVE_HIGH>;
+       pinctrl-assert-gpios = <&gpio2 15 GPIO_ACTIVE_HIGH>;
+
+       flash: m25p80@0 {
+               #address-cells = <1>;
+               #size-cells = <1>;
+               compatible = "micron,n25q128a11", "jedec,spi-nor";
+               spi-max-frequency = <20000000>;
+               reg = <0>;
+       };
+};
+
+&ecspi4 {
+       fsl,spi-num-chipselects = <2>;
+       cs-gpios = <&gpio3 29 GPIO_ACTIVE_HIGH &gpio5 2 GPIO_ACTIVE_HIGH>;
+       pinctrl-names = "default";
+       pinctrl-0 = <&pinctrl_ecspi4>;
+       status = "okay";
+};
+
+&i2c1 {
+       tpm@20 {
+               compatible = "infineon,slb9645tt";
+               reg = <0x20>;
+       };
+};
+
+&gpio7 {
+       eMMC_reset {
+               gpio-hog;
+               output-high;
+               gpios = <8 GPIO_ACTIVE_HIGH>;
+       };
+};
+
+&usdhc1 {
+       pinctrl-names = "default";
+       pinctrl-0 = <&pinctrl_usdhc1>;
+       cd-gpios = <&gpio1 27 GPIO_ACTIVE_LOW>;
+       status = "okay";
+};
+
+&usdhc2 {
+       pinctrl-names = "default";
+       pinctrl-0 = <&pinctrl_usdhc2>;
+       bus-width = <8>;
+       no-1-8-v;
+       non-removable;
+       status = "okay";
+};
+
+&iomuxc {
+       pinctrl_ecspi1: ecspi1grp {
+               fsl,pins = <
+                       MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
+                       MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
+                       MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
+                       /* SS0# */
+                       MX6QDL_PAD_EIM_EB2__GPIO2_IO30 0x100b1
+                       /* SS1# */
+                       MX6QDL_PAD_KEY_COL2__GPIO4_IO10 0x100b1
+                       /* SS2# */
+                       MX6QDL_PAD_KEY_ROW2__GPIO4_IO11 0x100b1
+                       /* WP pin NOR Flash */
+                       MX6QDL_PAD_SD4_DAT7__GPIO2_IO15 0x4001b0b0
+                       /* Flash nReset */
+                       MX6QDL_PAD_EIM_EB0__GPIO2_IO28  0x4001b0b0
+               >;
+       };
+
+       pinctrl_ecspi4: ecspi4grp {
+               fsl,pins = <
+                       MX6QDL_PAD_EIM_D21__ECSPI4_SCLK 0x100b1
+                       MX6QDL_PAD_EIM_D22__ECSPI4_MISO 0x100b1
+                       MX6QDL_PAD_EIM_D28__ECSPI4_MOSI 0x100b1
+                       MX6QDL_PAD_EIM_D29__GPIO3_IO29  0x100b1 /* SS0# */
+                       MX6QDL_PAD_EIM_A25__GPIO5_IO02  0x100b1 /* SS1# */
+               >;
+       };
+
+       pinctrl_gpio: gpiogrp {
+               fsl,pins = <
+                       /* led enable */
+                       MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25      0x4001b0b0
+                       /* LCD power enable */
+                       MX6QDL_PAD_NANDF_CS2__GPIO6_IO15        0x4001b0b0
+                       /* led yellow */
+                       MX6QDL_PAD_NANDF_CS3__GPIO6_IO16        0x4001b0b0
+                       /* led red */
+                       MX6QDL_PAD_EIM_WAIT__GPIO5_IO00         0x4001b0b0
+                       /* led green */
+                       MX6QDL_PAD_EIM_A24__GPIO5_IO04          0x4001b0b0
+                       /* led blue */
+                       MX6QDL_PAD_EIM_EB1__GPIO2_IO29          0x4001b0b0
+                       /* Profibus IRQ */
+                       MX6QDL_PAD_SD3_DAT5__GPIO7_IO00         0x1b0b0
+                       /* FPGA IRQ currently unused*/
+                       MX6QDL_PAD_SD3_DAT6__GPIO6_IO18         0x1b0b0
+                       /* Display reset because of clock failure */
+                       MX6QDL_PAD_SD4_DAT3__GPIO2_IO11         0x4001b0b0
+                       /* spi bus #2 SS driver enable */
+                       MX6QDL_PAD_EIM_A23__GPIO6_IO06          0x4001b0b0
+                       /* RST_LOC# PHY reset input (has pull-down!)*/
+                       MX6QDL_PAD_GPIO_18__GPIO7_IO13          0x4001b0b0
+                       /* Touchscreen IRQ */
+                       MX6QDL_PAD_SD4_DAT1__GPIO2_IO09         0x1b0b0
+                       /* PCIe reset */
+                       MX6QDL_PAD_EIM_A22__GPIO2_IO16          0x4001b0b0
+                       /* make sure pin is GPIO and not ENET_REF_CLK */
+                       MX6QDL_PAD_GPIO_16__GPIO7_IO11          0x4001a0b0
+                       /* TPM PP */
+                       MX6QDL_PAD_EIM_A21__GPIO2_IO17          0x4001b0b0
+                       /* TPM Reset */
+                       MX6QDL_PAD_EIM_A20__GPIO2_IO18          0x4001b0b0
+                       /* eMMC Reset# */
+                       MX6QDL_PAD_SD3_RST__GPIO7_IO08          0x4001b0b0
+               >;
+       };
+
+       pinctrl_usbotg: usbotggrp {
+               fsl,pins = <
+                       MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID  0x17059
+                       MX6QDL_PAD_KEY_COL4__USB_OTG_OC    0x1b0b0
+               >;
+       };
+
+       pinctrl_usdhc1: usdhc1grp {
+               fsl,pins = <
+                       MX6QDL_PAD_SD1_CMD__SD1_CMD    0x17059
+                       MX6QDL_PAD_SD1_CLK__SD1_CLK    0x10059
+                       MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
+                       MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
+                       MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
+                       MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
+                       /* SD1 card detect input */
+                       MX6QDL_PAD_ENET_RXD0__GPIO1_IO27        0x1b0b0
+               >;
+       };
+
+       pinctrl_usdhc2: usdhc2grp {
+               fsl,pins = <
+                       MX6QDL_PAD_SD2_CMD__SD2_CMD             0x17059
+                       MX6QDL_PAD_SD2_CLK__SD2_CLK             0x10059
+                       MX6QDL_PAD_SD2_DAT0__SD2_DATA0          0x17059
+                       MX6QDL_PAD_SD2_DAT1__SD2_DATA1          0x17059
+                       MX6QDL_PAD_SD2_DAT2__SD2_DATA2          0x17059
+                       MX6QDL_PAD_SD2_DAT3__SD2_DATA3          0x17059
+                       MX6QDL_PAD_NANDF_D4__SD2_DATA4          0x17059
+                       MX6QDL_PAD_NANDF_D5__SD2_DATA5          0x17059
+                       MX6QDL_PAD_NANDF_D6__SD2_DATA6          0x17059
+                       MX6QDL_PAD_NANDF_D7__SD2_DATA7          0x17059
+               >;
+       };
+};
index 9d6c34406426c2a985484bfe28ae46432a0cd5c3..513d007ce75a8d016f9d95f0efd3439947c5f948 100644 (file)
@@ -139,6 +139,17 @@ config TARGET_ARISTAINETOS2C
        imply CMD_SATA
        imply CMD_DM
 
+config TARGET_ARISTAINETOS2CCSLB
+       bool "Support aristainetos2-revC CSL"
+       depends on MX6DL
+       select BOARD_LATE_INIT
+       select SYS_I2C_MXC
+       select MXC_UART
+       select FEC_MXC
+       select DM
+       imply CMD_SATA
+       imply CMD_DM
+
 config TARGET_CGTQMX6EVAL
        bool "cgtqmx6eval"
        depends on MX6QDL
index d67002503dd231b986a38b26d9d11ed2dbc3d59d..cc603c1bc2d190536027ea9928bd3ae4d5a6c96e 100644 (file)
@@ -9,3 +9,15 @@ config SYS_BOARD_VERSION
        default 5
 
 endif
+
+if TARGET_ARISTAINETOS2CCSLB
+
+source "board/aristainetos/common/Kconfig"
+
+config SYS_BOARD
+       default "aristainetos"
+
+config SYS_BOARD_VERSION
+       default 6
+
+endif
index 1c3fb3aeb14565a55a764d61d7180ed7032a1242..c81bef9cb7c3340dc9e84b257a692c4fdb53ad28 100644 (file)
@@ -4,10 +4,15 @@ S:    Maintained
 F:     board/aristainetos/
 F:     include/configs/aristainetos2.h
 F:     configs/aristainetos2c_defconfig
+F:     configs/aristainetos2ccslb_defconfig
 F:     arch/arm/dts/imx6dl-aristainetos2c_7.dts
 F:     arch/arm/dts/imx6dl-aristainetos2c_7-u-boot.dtsi
+F:     arch/arm/dts/imx6dl-aristainetos2c_cslb_7.dts
+F:     arch/arm/dts/imx6dl-aristainetos2c_cslb_7-u-boot.dtsi
 F:     arch/arm/dts/imx6dl-aristainetos2_7.dtsi
 F:     arch/arm/dts/imx6qdl-aristainetos2-common.dtsi
 F:     arch/arm/dts/imx6qdl-aristainetos2-u-boot.dtsi
 F:     arch/arm/dts/imx6qdl-aristainetos2c.dtsi
 F:     arch/arm/dts/imx6qdl-aristainetos2c-u-boot.dtsi
+F:     arch/arm/dts/imx6qdl-aristainetos2c_cslb.dtsi
+F:     arch/arm/dts/imx6qdl-aristainetos2c_cslb-u-boot.dtsi
index 945a2c4df95a64b0983350b31d8b92727181b397..328243c2f9a9fcab23b8e3e9bdee95b9208883fa 100644 (file)
@@ -3,6 +3,7 @@ config SYS_BOARD_VERSION
        help
          version of aristainetos board version
          5 version 2c and 2d
+         6 version 2c-cslb
 
 config SYS_I2C_MXC_I2C1
        default y
index f602b6eda1aa46d32307e38ca7858dc1e0bfc6da..773d7f67748028bec4c1b896e9b2ed4508e8ede9 100644 (file)
@@ -10,6 +10,7 @@ CONFIG_DM_GPIO=y
 CONFIG_ENV_OFFSET_REDUND=0xE0000
 CONFIG_IMX_HAB=y
 # CONFIG_CMD_DEKBLOB is not set
+CONFIG_DEFAULT_DEVICE_TREE="imx6dl-aristainetos2c_7"
 CONFIG_FIT=y
 CONFIG_SUPPORT_RAW_INITRD=y
 CONFIG_SYS_EXTRA_OPTIONS="IMX_CONFIG=board/aristainetos/aristainetos2.cfg"
@@ -50,8 +51,6 @@ CONFIG_CMD_FS_GENERIC=y
 CONFIG_CMD_MTDPARTS=y
 CONFIG_CMD_UBI=y
 CONFIG_OF_CONTROL=y
-CONFIG_DEFAULT_DEVICE_TREE="imx6dl-aristainetos2c_7"
-CONFIG_OF_LIST="imx6dl-aristainetos2c_7"
 CONFIG_DTB_RESELECT=y
 CONFIG_MULTI_DTB_FIT=y
 CONFIG_ENV_OVERWRITE=y
diff --git a/configs/aristainetos2ccslb_defconfig b/configs/aristainetos2ccslb_defconfig
new file mode 100644 (file)
index 0000000..16d3c88
--- /dev/null
@@ -0,0 +1,118 @@
+CONFIG_ARM=y
+CONFIG_ARCH_MX6=y
+CONFIG_SYS_TEXT_BASE=0x17800000
+CONFIG_SYS_MALLOC_F_LEN=0xe000
+CONFIG_NR_DRAM_BANKS=1
+CONFIG_ENV_OFFSET=0xD0000
+CONFIG_MX6DL=y
+CONFIG_TARGET_ARISTAINETOS2CCSLB=y
+CONFIG_DM_GPIO=y
+CONFIG_ENV_OFFSET_REDUND=0xE0000
+CONFIG_IMX_HAB=y
+# CONFIG_CMD_DEKBLOB is not set
+CONFIG_DEFAULT_DEVICE_TREE="imx6dl-aristainetos2c_cslb_7"
+CONFIG_FIT=y
+CONFIG_SUPPORT_RAW_INITRD=y
+CONFIG_SYS_EXTRA_OPTIONS="IMX_CONFIG=board/aristainetos/aristainetos2.cfg"
+CONFIG_BOOTDELAY=-2
+CONFIG_AUTOBOOT_KEYED=y
+CONFIG_AUTOBOOT_ENCRYPTION=y
+CONFIG_AUTOBOOT_STOP_STR_SHA256="30bb0bce5f77da71a6e8e436fe40af54bc823db9501ae170f77e9992499d88fb"
+CONFIG_USE_BOOTCOMMAND=y
+CONFIG_BOOTCOMMAND="run ari_boot"
+# CONFIG_CONSOLE_MUX is not set
+CONFIG_SYS_CONSOLE_IS_IN_ENV=y
+CONFIG_BOARD_TYPES=y
+CONFIG_BOARD_EARLY_INIT_F=y
+CONFIG_HUSH_PARSER=y
+CONFIG_CMD_BOOTZ=y
+# CONFIG_BOOTM_NETBSD is not set
+# CONFIG_BOOTM_PLAN9 is not set
+# CONFIG_BOOTM_RTEMS is not set
+# CONFIG_BOOTM_VXWORKS is not set
+# CONFIG_CMD_FLASH is not set
+CONFIG_CMD_GPIO=y
+CONFIG_CMD_I2C=y
+CONFIG_CMD_MMC=y
+# CONFIG_CMD_PINMUX is not set
+# CONFIG_CMD_SATA is not set
+CONFIG_CMD_USB=y
+CONFIG_CMD_DHCP=y
+CONFIG_CMD_MII=y
+CONFIG_CMD_PING=y
+CONFIG_CMD_BMP=y
+CONFIG_CMD_CACHE=y
+# CONFIG_CMD_HASH is not set
+CONFIG_CMD_EXT2=y
+CONFIG_CMD_EXT4=y
+CONFIG_CMD_EXT4_WRITE=y
+CONFIG_CMD_FAT=y
+CONFIG_CMD_FS_GENERIC=y
+CONFIG_CMD_MTDPARTS=y
+CONFIG_CMD_UBI=y
+CONFIG_OF_CONTROL=y
+CONFIG_DTB_RESELECT=y
+CONFIG_MULTI_DTB_FIT=y
+CONFIG_ENV_OVERWRITE=y
+CONFIG_ENV_IS_IN_SPI_FLASH=y
+CONFIG_ENV_SPI_EARLY=y
+CONFIG_SYS_REDUNDAND_ENVIRONMENT=y
+CONFIG_SYS_RELOC_GD_ENV_ADDR=y
+CONFIG_VERSION_VARIABLE=y
+CONFIG_BOUNCE_BUFFER=y
+CONFIG_APBH_DMA=y
+CONFIG_APBH_DMA_BURST=y
+CONFIG_APBH_DMA_BURST8=y
+CONFIG_GPIO_HOG=y
+CONFIG_DM_GPIO_LOOKUP_LABEL=y
+CONFIG_DM_PCA953X=y
+CONFIG_DM_I2C=y
+CONFIG_LED=y
+CONFIG_LED_GPIO=y
+CONFIG_MISC=y
+CONFIG_I2C_EEPROM=y
+CONFIG_DM_MMC=y
+CONFIG_FSL_USDHC=y
+CONFIG_MTD=y
+CONFIG_DM_SPI_FLASH=y
+CONFIG_SF_DEFAULT_MODE=0
+CONFIG_SF_DEFAULT_SPEED=20000000
+CONFIG_SPI_FLASH_STMICRO=y
+CONFIG_SPI_FLASH_MTD=y
+CONFIG_MTD_UBI_FASTMAP=y
+CONFIG_MTD_UBI_FASTMAP_AUTOCONVERT=1
+CONFIG_PHYLIB=y
+CONFIG_PHY_MICREL=y
+CONFIG_PHY_MICREL_KSZ90X1=y
+CONFIG_DM_ETH=y
+CONFIG_MII=y
+CONFIG_PHY=y
+CONFIG_PINCTRL=y
+CONFIG_PINCTRL_IMX6=y
+CONFIG_DM_PMIC=y
+# CONFIG_SPL_PMIC_CHILDREN is not set
+CONFIG_DM_PMIC_DA9063=y
+CONFIG_DM_REGULATOR=y
+CONFIG_DM_REGULATOR_DA9063=y
+CONFIG_DM_REGULATOR_FIXED=y
+CONFIG_DM_PWM=y
+CONFIG_PWM_IMX=y
+CONFIG_DM_RTC=y
+CONFIG_RTC_DS1307=y
+CONFIG_DM_SERIAL=y
+CONFIG_SPI=y
+CONFIG_DM_SPI=y
+CONFIG_MXC_SPI=y
+CONFIG_SYSRESET=y
+CONFIG_SYSRESET_WATCHDOG=y
+CONFIG_USB=y
+CONFIG_DM_USB=y
+CONFIG_USB_STORAGE=y
+CONFIG_DM_VIDEO=y
+CONFIG_SYS_WHITE_ON_BLACK=y
+CONFIG_DISPLAY=y
+CONFIG_VIDEO_IPUV3=y
+CONFIG_SPLASH_SCREEN=y
+CONFIG_SPLASH_SCREEN_ALIGN=y
+CONFIG_IMX_WATCHDOG=y
+# CONFIG_EFI_LOADER is not set
index 916bd5a59cbf4808d144032036694eaa11211583..c1e8b4a10c3b3173948844b2162128212ebbd1b9 100644 (file)
@@ -16,6 +16,9 @@
 #if (CONFIG_SYS_BOARD_VERSION == 5)
 #define CONFIG_MXC_UART_BASE   UART2_BASE
 #define CONSOLE_DEV    "ttymxc1"
+#elif (CONFIG_SYS_BOARD_VERSION == 6)
+#define CONFIG_MXC_UART_BASE   UART1_BASE
+#define CONSOLE_DEV    "ttymxc0"
 #endif
 
 #define CONFIG_FEC_XCV_TYPE            RGMII
                "led led_red on; sleep 1;" \
                "led led_red off; sleep 1;" \
        "done\0"
+#elif (CONFIG_SYS_BOARD_VERSION == 6)
+#define CONFIG_EXTRA_ENV_BOARD_SETTINGS \
+       "dead=while true; do; " \
+               "led led_red on; led led_red2 on; sleep 1;" \
+               "led led_red off; led led_red2 off;; sleep 1;" \
+       "done\0"
 #endif
 
 #define CONFIG_EXTRA_ENV_SETTINGS \