]> git.dujemihanovic.xyz Git - u-boot.git/commitdiff
watchdog: ulp_wdog: enable watchdog interrupt on imx93
authorAlice Guo <alice.guo@nxp.com>
Fri, 21 Oct 2022 08:41:17 +0000 (16:41 +0800)
committerStefan Roese <sr@denx.de>
Mon, 24 Oct 2022 09:10:21 +0000 (11:10 +0200)
The reset source of the external PMIC on i.MX93 is WDOG_ANY PAD and the
source of WDOG_ANY PAD is interrupt. Therefore, using PMIC to reset
needs to enable the watchdog interrupt.

Signed-off-by: Alice Guo <alice.guo@nxp.com>
Reviewed-by: Stefan Roese <sr@denx.de>
drivers/watchdog/ulp_wdog.c

index 17778587eea64b6e7090d89254d660ebd8aacf08..1b286816b574877e875ed6c034c6bfcf61a2dc9a 100644 (file)
@@ -39,6 +39,7 @@ struct wdog_regs {
 #define WDOG_CS_PRES                    BIT(12)
 #define WDGCS_CMD32EN                   BIT(13)
 #define WDGCS_FLG                       BIT(14)
+#define WDGCS_INT                      BIT(6)
 
 #define WDG_BUS_CLK                      (0x0)
 #define WDG_LPO_CLK                      (0x1)
@@ -92,7 +93,7 @@ void hw_watchdog_init(void)
        /* setting 1-kHz clock source, enable counter running, and clear interrupt */
        if (IS_ENABLED(CONFIG_ARCH_IMX9))
                writel((cmd32 | WDGCS_WDGE | WDGCS_WDGUPDATE | (WDG_LPO_CLK << 8) |
-                      WDGCS_FLG | WDOG_CS_PRES), &wdog->cs);
+                      WDGCS_FLG | WDOG_CS_PRES | WDGCS_INT), &wdog->cs);
        else
                writel((cmd32 | WDGCS_WDGE | WDGCS_WDGUPDATE | (WDG_LPO_CLK << 8) |
                       WDGCS_FLG), &wdog->cs);
@@ -128,7 +129,8 @@ void reset_cpu(void)
 
        /* enable counter running */
        if (IS_ENABLED(CONFIG_ARCH_IMX9))
-               writel((cmd32 | WDGCS_WDGE | (WDG_LPO_CLK << 8) | WDOG_CS_PRES), &wdog->cs);
+               writel((cmd32 | WDGCS_WDGE | (WDG_LPO_CLK << 8) | WDOG_CS_PRES |
+                      WDGCS_INT), &wdog->cs);
        else
                writel((cmd32 | WDGCS_WDGE | (WDG_LPO_CLK << 8)), &wdog->cs);