From: Caleb Connolly Date: Mon, 15 Apr 2024 15:03:39 +0000 (+0100) Subject: clk/qcom: ipq4019: return valid rate when setting UART clock X-Git-Url: http://git.dujemihanovic.xyz/?a=commitdiff_plain;h=99e791746f318e308646b4831a0a9fc3ad9228c4;p=u-boot.git clk/qcom: ipq4019: return valid rate when setting UART clock clk_set_rate() should return the clock rate that was set. The IPQ4019 clock driver doesn't set any rates yet but it should still return the expected value so that drivers can work properly. For a baud rate of 115200 with an expected bit clock divisor of 16, the clock rate should be 1843200 so return that frequency. Signed-off-by: Caleb Connolly --- diff --git a/drivers/clk/qcom/clock-ipq4019.c b/drivers/clk/qcom/clock-ipq4019.c index d693776d33..72f235eab2 100644 --- a/drivers/clk/qcom/clock-ipq4019.c +++ b/drivers/clk/qcom/clock-ipq4019.c @@ -21,7 +21,7 @@ static ulong ipq4019_clk_set_rate(struct clk *clk, ulong rate) switch (clk->id) { case GCC_BLSP1_UART1_APPS_CLK: /*UART1*/ /* This clock is already initialized by SBL1 */ - return 0; + return 1843200; default: return -EINVAL; }