From: Torsten Duwe Date: Mon, 14 Aug 2023 16:05:33 +0000 (+0200) Subject: riscv: jh7110: enable riscv,timer in the device tree X-Git-Url: http://git.dujemihanovic.xyz/?a=commitdiff_plain;h=6164d86984cb6246680e5d94d9ec0633f2b70e98;p=u-boot.git riscv: jh7110: enable riscv,timer in the device tree The JH7110 has the arhitectural CPU timer on all 5 rv64 cores. Note that in the device tree. Signed-off-by: Torsten Duwe Reviewed-by: Leo Yu-Chi Liang --- diff --git a/arch/riscv/dts/jh7110.dtsi b/arch/riscv/dts/jh7110.dtsi index 081b833331..ec237a46ff 100644 --- a/arch/riscv/dts/jh7110.dtsi +++ b/arch/riscv/dts/jh7110.dtsi @@ -163,6 +163,15 @@ }; }; + timer { + compatible = "riscv,timer"; + interrupts-extended = <&cpu0_intc 5>, + <&cpu1_intc 5>, + <&cpu2_intc 5>, + <&cpu3_intc 5>, + <&cpu4_intc 5>; + }; + osc: oscillator { compatible = "fixed-clock"; clock-output-names = "osc";