]> git.dujemihanovic.xyz Git - u-boot.git/commitdiff
fu540: dtsi: add reset producer and consumer entries
authorSagar Shrikant Kadam <sagar.kadam@sifive.com>
Wed, 29 Jul 2020 09:36:12 +0000 (02:36 -0700)
committerAndes <uboot@andestech.com>
Tue, 4 Aug 2020 01:19:41 +0000 (09:19 +0800)
The resets to DDR and ethernet sub-system are connected to
PRCI device reset control register, these reset signals
are active low and are held low at power-up. Add these reset
producer and consumer details needed by the reset driver.

Signed-off-by: Sagar Shrikant Kadam <sagar.kadam@sifive.com>
Reviewed-by: Pragnesh Patel <pragnesh.patel@sifive.com>
Reviewed-by: Bin Meng <bin.meng@windriver.com>
arch/riscv/dts/fu540-c000-u-boot.dtsi

index afdb4f4402ecf87caa7eca2d51962dae8ff1d0f0..5302677ee4bb65956478e2123d98f3a05660cc67 100644 (file)
@@ -3,6 +3,8 @@
  * (C) Copyright 2019 SiFive, Inc
  */
 
+#include <dt-bindings/reset/sifive-fu540-prci.h>
+
 / {
        cpus {
                assigned-clocks = <&prci PRCI_CLK_COREPLL>;
                        reg = <0x0 0x2000000 0x0 0xc0000>;
                        u-boot,dm-spl;
                };
+               prci: clock-controller@10000000 {
+                       #reset-cells = <1>;
+                       resets = <&prci PRCI_RST_DDR_CTRL_N>,
+                                <&prci PRCI_RST_DDR_AXI_N>,
+                                <&prci PRCI_RST_DDR_AHB_N>,
+                                <&prci PRCI_RST_DDR_PHY_N>,
+                                <&prci PRCI_RST_GEMGXL_N>;
+                       reset-names = "ddr_ctrl", "ddr_axi", "ddr_ahb",
+                                       "ddr_phy", "gemgxl_reset";
+               };
                dmc: dmc@100b0000 {
                        compatible = "sifive,fu540-c000-ddr";
                        reg = <0x0 0x100b0000 0x0 0x0800