]> git.dujemihanovic.xyz Git - u-boot.git/commitdiff
armv8: ls1043ardb: invert irq pin polarity for AQR105 PHY
authorShaohui Xie <Shaohui.Xie@nxp.com>
Fri, 29 Apr 2016 14:07:21 +0000 (22:07 +0800)
committerYork Sun <york.sun@nxp.com>
Wed, 18 May 2016 15:51:47 +0000 (08:51 -0700)
To use AQR105 PHY's interrupt, we need to invert the IRQ pin polarity
by setting relative bit in SCFG_INTPCR register, because AQR105
interrupt is low active but GIC accepts high active.

Signed-off-by: Shaohui Xie <Shaohui.Xie@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
board/freescale/ls1043ardb/ls1043ardb.c
include/configs/ls1043ardb.h

index b1691393e6e71cd9cdba5639e812d9ead91d2869..14365207da1b383cb755fcc15657dd526629165e 100644 (file)
@@ -82,6 +82,8 @@ int board_early_init_f(void)
 
 int board_init(void)
 {
+       struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
+
 #ifdef CONFIG_FSL_IFC
        init_final_memctl_regs();
 #endif
@@ -93,6 +95,8 @@ int board_init(void)
 #ifdef CONFIG_U_QE
        u_qe_init();
 #endif
+       /* invert AQR105 IRQ pins polarity */
+       out_be32(&scfg->intpcr, AQR105_IRQ_MASK);
 
        return 0;
 }
index 6d35be2e473c33aeec170056859915d067fbb898..39687cfef4d134f0ac8878db537b23fa4adcb156 100644 (file)
 #define CONFIG_PHY_VITESSE
 #define CONFIG_PHY_REALTEK
 #define CONFIG_PHY_AQUANTIA
+#define AQR105_IRQ_MASK                        0x40000000
 
 #define RGMII_PHY1_ADDR                        0x1
 #define RGMII_PHY2_ADDR                        0x2