]> git.dujemihanovic.xyz Git - u-boot.git/commitdiff
imx8mp_evk: Increase VDD_ARM to 0.95v Overdrive voltage
authorPeng Fan <peng.fan@nxp.com>
Fri, 19 Mar 2021 07:57:04 +0000 (15:57 +0800)
committerStefano Babic <sbabic@denx.de>
Thu, 8 Apr 2021 07:18:29 +0000 (09:18 +0200)
There is a frequency/timing limitation for SOC and ARM, if SOC is OD
voltage/OD freq, then ARM can't run at ND voltage/1.2Ghz, it may have
timing risk from SOC to ARM.

Current VDD_SOC is set to 0.95v OD voltage in SPL, and kernel will
increase bus clocks to OD frequency before it increases ARM voltage.
So to conform to the limitation, we'd better increases VDD_ARM to OD
voltage in SPL.

Signed-off-by: Ye Li <ye.li@nxp.com>
Signed-off-by: Peng Fan <peng.fan@nxp.com>
board/freescale/imx8mp_evk/spl.c

index ef14cfc227b500279a40827c04091c46139177f7..6ccf5ac8fab004d0b4ecb434709646ce224ee2c0 100644 (file)
@@ -35,6 +35,16 @@ void spl_dram_init(void)
 
 void spl_board_init(void)
 {
+       /*
+        * Set GIC clock to 500Mhz for OD VDD_SOC. Kernel driver does
+        * not allow to change it. Should set the clock after PMIC
+        * setting done. Default is 400Mhz (system_pll1_800m with div = 2)
+        * set by ROM for ND VDD_SOC
+        */
+       clock_enable(CCGR_GIC, 0);
+       clock_set_target_val(GIC_CLK_ROOT, CLK_ROOT_ON | CLK_ROOT_SOURCE_SEL(5));
+       clock_enable(CCGR_GIC, 1);
+
        puts("Normal Boot\n");
 }
 
@@ -84,6 +94,10 @@ int power_init_board(void)
        pmic_reg_write(p, PCA9450_BUCK1OUT_DVS1, 0x14);
        pmic_reg_write(p, PCA9450_BUCK1CTRL, 0x59);
 
+       /* Kernel uses OD/OD freq for SOC */
+       /* To avoid timing risk from SOC to ARM,increase VDD_ARM to OD voltage 0.95v */
+       pmic_reg_write(p, PCA9450_BUCK2OUT_DVS0, 0x1C);
+
        /* set WDOG_B_CFG to cold reset */
        pmic_reg_write(p, PCA9450_RESET_CTRL, 0xA1);