]> git.dujemihanovic.xyz Git - u-boot.git/commitdiff
phy: atheros: introduce debug read and write functions
authorMichael Walle <michael@walle.cc>
Wed, 6 May 2020 22:11:55 +0000 (00:11 +0200)
committerTom Rini <trini@konsulko.com>
Thu, 7 May 2020 15:05:00 +0000 (11:05 -0400)
Provide functions to read and write the Atheros debug registers.

Signed-off-by: Michael Walle <michael@walle.cc>
Acked-by: Joe Hershberger <joe.hershberger@ni.com>
drivers/net/phy/atheros.c

index 5ff5875d3dfbac475b192422d1d643658fe72a0d..660dcd9491d872616cdcd530af100c02b6382686 100644 (file)
 #define AR8031_PHY_ID 0x004dd074
 #define AR8035_PHY_ID 0x004dd072
 
-static void ar803x_enable_rx_delay(struct phy_device *phydev, bool on)
+static int ar803x_debug_reg_read(struct phy_device *phydev, u16 reg)
 {
-       int regval;
+       int ret;
+
+       ret = phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_ADDR_REG,
+                       reg);
+       if (ret < 0)
+               return ret;
+
+       return phy_read(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG);
+}
+
+static int ar803x_debug_reg_mask(struct phy_device *phydev, u16 reg,
+                                u16 clear, u16 set)
+{
+       int val;
+
+       val = ar803x_debug_reg_read(phydev, reg);
+       if (val < 0)
+               return val;
+
+       val &= 0xffff;
+       val &= ~clear;
+       val |= set;
+
+       return phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG,
+                        val);
+}
+
+static int ar803x_enable_rx_delay(struct phy_device *phydev, bool on)
+{
+       u16 clear = 0, set = 0;
 
-       phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_ADDR_REG,
-                 AR803x_DEBUG_REG_0);
-       regval = phy_read(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG);
        if (on)
-               regval |= AR803x_RGMII_RX_CLK_DLY;
+               set = AR803x_RGMII_RX_CLK_DLY;
        else
-               regval &= ~AR803x_RGMII_RX_CLK_DLY;
-       phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG, regval);
+               clear = AR803x_RGMII_RX_CLK_DLY;
+
+       return ar803x_debug_reg_mask(phydev, AR803x_DEBUG_REG_0, clear, set);
 }
 
-static void ar803x_enable_tx_delay(struct phy_device *phydev, bool on)
+static int ar803x_enable_tx_delay(struct phy_device *phydev, bool on)
 {
-       int regval;
+       u16 clear = 0, set = 0;
 
-       phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_ADDR_REG,
-                 AR803x_DEBUG_REG_5);
-       regval = phy_read(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG);
        if (on)
-               regval |= AR803x_RGMII_TX_CLK_DLY;
+               set = AR803x_RGMII_TX_CLK_DLY;
        else
-               regval &= ~AR803x_RGMII_TX_CLK_DLY;
-       phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG, regval);
+               clear = AR803x_RGMII_TX_CLK_DLY;
+
+       return ar803x_debug_reg_mask(phydev, AR803x_DEBUG_REG_5, clear, set);
 }
 
 static int ar8021_config(struct phy_device *phydev)